5秒后页面跳转
74F113PC PDF预览

74F113PC

更新时间: 2024-09-14 22:45:55
品牌 Logo 应用领域
飞兆/仙童 - FAIRCHILD 触发器锁存器逻辑集成电路光电二极管
页数 文件大小 规格书
6页 63K
描述
Dual JK Negative Edge-Triggered Flip-Flop

74F113PC 技术参数

是否Rohs认证:不符合生命周期:Obsolete
零件包装代码:DIP包装说明:0.300 INCH, PLASTIC, MS-001, DIP-14
针数:14Reach Compliance Code:unknown
HTS代码:8542.39.00.01风险等级:5.69
Is Samacsys:N系列:F/FAST
JESD-30 代码:R-PDIP-T14JESD-609代码:e0
长度:19.18 mm逻辑集成电路类型:J-K FLIP-FLOP
最大频率@ Nom-Sup:80000000 Hz最大I(ol):0.02 A
位数:2功能数量:2
端子数量:14最高工作温度:70 °C
最低工作温度:输出极性:COMPLEMENTARY
封装主体材料:PLASTIC/EPOXY封装代码:DIP
封装等效代码:DIP14,.3封装形状:RECTANGULAR
封装形式:IN-LINE峰值回流温度(摄氏度):NOT SPECIFIED
电源:5 V最大电源电流(ICC):19 mA
传播延迟(tpd):7 ns认证状态:Not Qualified
座面最大高度:5.08 mm子类别:FF/Latches
最大供电电压 (Vsup):5.5 V最小供电电压 (Vsup):4.5 V
标称供电电压 (Vsup):5 V表面贴装:NO
技术:TTL温度等级:COMMERCIAL
端子面层:Tin/Lead (Sn/Pb)端子形式:THROUGH-HOLE
端子节距:2.54 mm端子位置:DUAL
处于峰值回流温度下的最长时间:NOT SPECIFIED触发器类型:NEGATIVE EDGE
宽度:7.62 mm最小 fmax:80 MHz
Base Number Matches:1

74F113PC 数据手册

 浏览型号74F113PC的Datasheet PDF文件第2页浏览型号74F113PC的Datasheet PDF文件第3页浏览型号74F113PC的Datasheet PDF文件第4页浏览型号74F113PC的Datasheet PDF文件第5页浏览型号74F113PC的Datasheet PDF文件第6页 
April 1988  
Revised July 1999  
74F113  
Dual JK Negative Edge-Triggered Flip-Flop  
transferred to the outputs on the falling edge of the clock  
pulse.  
General Description  
The 74F113 offers individual J, K, Set and Clock inputs.  
When the clock goes HIGH the inputs are enabled and  
data may be entered. The logic level of the J and K inputs  
may be changed when the clock pulse is HIGH and the flip-  
flop will perform according to the Truth Table as long as  
minimum setup and hold times are observed. Input data is  
Asynchronous input:  
LOW input to SD sets Q to HIGH level  
Set is independent of clock  
Ordering Code:  
Order Number Package Number  
Package Description  
74F113SC  
74F113SJ  
74F113PC  
M14A  
M14D  
N14A  
14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-120, 0.150 Narrow  
14-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide  
14-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide  
Devices also available in Tape and Reel. Specify by appending the suffix letter “X” to the ordering code.  
Logic Symbols  
Connection Diagram  
IEEE/IEC  
© 1999 Fairchild Semiconductor Corporation  
DS009473  
www.fairchildsemi.com  

与74F113PC相关器件

型号 品牌 获取价格 描述 数据表
74F113PCQM FAIRCHILD

获取价格

暂无描述
74F113PCQR FAIRCHILD

获取价格

J-K Flip-Flop, F/FAST Series, 2-Func, Negative Edge Triggered, 2-Bit, Complementary Output
74F113QC FAIRCHILD

获取价格

J-K Flip-Flop, F/FAST Series, 2-Func, Negative Edge Triggered, 2-Bit, Complementary Output
74F113QCQR FAIRCHILD

获取价格

J-K Flip-Flop, F/FAST Series, 2-Func, Negative Edge Triggered, 2-Bit, Complementary Output
74F113SC FAIRCHILD

获取价格

Dual JK Negative Edge-Triggered Flip-Flop
74F113SCQR FAIRCHILD

获取价格

J-K Flip-Flop, F/FAST Series, 2-Func, Negative Edge Triggered, 2-Bit, Complementary Output
74F113SCX ETC

获取价格

J-K-Type Flip-Flop
74F113SDC FAIRCHILD

获取价格

J-K Flip-Flop, F/FAST Series, 2-Func, Negative Edge Triggered, 2-Bit, Complementary Output
74F113SDCQR FAIRCHILD

获取价格

J-K Flip-Flop, F/FAST Series, 2-Func, Negative Edge Triggered, 2-Bit, Complementary Output
74F113SJ FAIRCHILD

获取价格

Dual JK Negative Edge-Triggered Flip-Flop