5秒后页面跳转
74F113SPCQR PDF预览

74F113SPCQR

更新时间: 2024-12-01 13:04:55
品牌 Logo 应用领域
飞兆/仙童 - FAIRCHILD 触发器
页数 文件大小 规格书
6页 63K
描述
J-K Flip-Flop, F/FAST Series, 2-Func, Negative Edge Triggered, 2-Bit, Complementary Output, TTL, PDIP14, SLIM, PLASTIC, DIP-14

74F113SPCQR 技术参数

生命周期:Obsolete零件包装代码:DIP
包装说明:DIP,针数:14
Reach Compliance Code:unknownHTS代码:8542.39.00.01
风险等级:5.68Is Samacsys:N
系列:F/FASTJESD-30 代码:R-PDIP-T14
逻辑集成电路类型:J-K FLIP-FLOP位数:2
功能数量:2端子数量:14
最高工作温度:70 °C最低工作温度:
输出极性:COMPLEMENTARY封装主体材料:PLASTIC/EPOXY
封装代码:DIP封装形状:RECTANGULAR
封装形式:IN-LINE传播延迟(tpd):7 ns
认证状态:Not Qualified最大供电电压 (Vsup):5.25 V
最小供电电压 (Vsup):4.75 V标称供电电压 (Vsup):5 V
表面贴装:NO技术:TTL
温度等级:COMMERCIAL端子形式:THROUGH-HOLE
端子位置:DUAL触发器类型:NEGATIVE EDGE
最小 fmax:125 MHzBase Number Matches:1

74F113SPCQR 数据手册

 浏览型号74F113SPCQR的Datasheet PDF文件第2页浏览型号74F113SPCQR的Datasheet PDF文件第3页浏览型号74F113SPCQR的Datasheet PDF文件第4页浏览型号74F113SPCQR的Datasheet PDF文件第5页浏览型号74F113SPCQR的Datasheet PDF文件第6页 
April 1988  
Revised July 1999  
74F113  
Dual JK Negative Edge-Triggered Flip-Flop  
transferred to the outputs on the falling edge of the clock  
pulse.  
General Description  
The 74F113 offers individual J, K, Set and Clock inputs.  
When the clock goes HIGH the inputs are enabled and  
data may be entered. The logic level of the J and K inputs  
may be changed when the clock pulse is HIGH and the flip-  
flop will perform according to the Truth Table as long as  
minimum setup and hold times are observed. Input data is  
Asynchronous input:  
LOW input to SD sets Q to HIGH level  
Set is independent of clock  
Ordering Code:  
Order Number Package Number  
Package Description  
74F113SC  
74F113SJ  
74F113PC  
M14A  
M14D  
N14A  
14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-120, 0.150 Narrow  
14-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide  
14-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide  
Devices also available in Tape and Reel. Specify by appending the suffix letter “X” to the ordering code.  
Logic Symbols  
Connection Diagram  
IEEE/IEC  
© 1999 Fairchild Semiconductor Corporation  
DS009473  
www.fairchildsemi.com  

与74F113SPCQR相关器件

型号 品牌 获取价格 描述 数据表
74F113VC FAIRCHILD

获取价格

J-K Flip-Flop, F/FAST Series, 2-Func, Negative Edge Triggered, 2-Bit, Complementary Output
74F113VCQR FAIRCHILD

获取价格

J-K Flip-Flop, F/FAST Series, 2-Func, Negative Edge Triggered, 2-Bit, Complementary Output
74F114 FAIRCHILD

获取价格

Dual JK Negative Edge-Triggered Flip-Flop with Common Clocks and Clears
74F114 NXP

获取价格

Dual J-K negative edge-triggered flip-flop with common clock and reset
74F114D YAGEO

获取价格

J-K Flip-Flop, F/FAST Series, 1-Func, Negative Edge Triggered, 2-Bit, Complementary Output
74F114DC FAIRCHILD

获取价格

J-K Flip-Flop, F/FAST Series, 1-Func, Negative Edge Triggered, 2-Bit, Complementary Output
74F114DC ROCHESTER

获取价格

J-K Flip-Flop, F/FAST Series, 1-Func, Negative Edge Triggered, 2-Bit, Complementary Output
74F114DCQM FAIRCHILD

获取价格

J-K Flip-Flop, 2-Func, Negative Edge Triggered, TTL, CDIP14,
74F114DCQM ROCHESTER

获取价格

J-K Flip-Flop
74F114DCQR FAIRCHILD

获取价格

J-K Flip-Flop, F/FAST Series, 1-Func, Negative Edge Triggered, 2-Bit, Complementary Output