5秒后页面跳转
SY100E131JY-TR PDF预览

SY100E131JY-TR

更新时间: 2024-11-26 14:45:03
品牌 Logo 应用领域
美国微芯 - MICROCHIP 输出元件逻辑集成电路触发器
页数 文件大小 规格书
5页 99K
描述
100E SERIES, DUAL POSITIVE EDGE TRIGGERED D FLIP-FLOP, COMPLEMENTARY OUTPUT, PQCC28

SY100E131JY-TR 技术参数

是否Rohs认证: 符合生命周期:Obsolete
包装说明:QCCJ, LDCC28,.5SQReach Compliance Code:compliant
HTS代码:8542.39.00.01风险等级:5.69
其他特性:LVECL MODE: VCC = 0V WITH VEE = -4.2V TO -5.5V系列:100E
JESD-30 代码:S-PQCC-J28JESD-609代码:e3
长度:11.48 mm逻辑集成电路类型:D FLIP-FLOP
湿度敏感等级:2位数:4
功能数量:1端子数量:28
最高工作温度:85 °C最低工作温度:-40 °C
输出特性:OPEN-EMITTER输出极性:COMPLEMENTARY
封装主体材料:PLASTIC/EPOXY封装代码:QCCJ
封装等效代码:LDCC28,.5SQ封装形状:SQUARE
封装形式:CHIP CARRIER峰值回流温度(摄氏度):260
最大电源电流(ICC):81 mA传播延迟(tpd):0.675 ns
认证状态:Not Qualified座面最大高度:4.57 mm
表面贴装:YES技术:ECL
温度等级:INDUSTRIAL端子面层:Matte Tin (Sn)
端子形式:J BEND端子节距:1.27 mm
端子位置:QUAD处于峰值回流温度下的最长时间:40
触发器类型:POSITIVE EDGE宽度:11.48 mm
最小 fmax:1100 MHzBase Number Matches:1

SY100E131JY-TR 数据手册

 浏览型号SY100E131JY-TR的Datasheet PDF文件第2页浏览型号SY100E131JY-TR的Datasheet PDF文件第3页浏览型号SY100E131JY-TR的Datasheet PDF文件第4页浏览型号SY100E131JY-TR的Datasheet PDF文件第5页 
NOT RECOMMENDED FOR NEW DESIGNS  
4-BIT D  
SY10E131  
SY100E131  
FLIP-FLOP  
DESCRIPTION  
FEATURES  
1100MHz min. toggle frequency  
Extended 100E VEE range of –4.2V to –5.5V  
Differential output  
The SY10/100E131 are high-speed quad master slave  
D-type flip-flops with differential outputs designed for use  
in new, high-performance ECL systems. The flip-flops may  
be individually clocked by holding CC (Common Clock) at  
a logic LOW and then using the four individual CE (Clock  
Enable CE0–CE3) inputs to accomplish such clocking.  
Alternatively, all four flip-flops can be clocked in common  
by holding the CE inputs LOW and then using CC to clock  
the data. In the common clock mode, the CE input acts as  
a control that passes the CC signal to the flip-flop. Data is  
clocked into the flip-flop on the rising edge of the output of  
the logical OR operation between CE and CC (data enters  
the master when both CC and CE are LOW and data  
transfers to the slave when either CE or CC, or both, go  
HIGH).  
Individual and common clocks  
Indivldual asynchronous reset  
Paired asynchronous sets  
Fully compatible with Industry standard 10KH,  
100K ECL levels  
Internal 75Kinput pulldown resistors  
Fully compatible with Motorola MC10E/100E131  
Available in 28-pin PLCC package  
Asynchronous set and reset controls are provided. The  
reset controls are individual and the set controls are  
pairwise.  
PIN NAMES  
Pin  
Function  
Data Inputs  
D0-D3  
CE0-CE3  
R0-R3  
CC  
Clock Enables (Individual)  
Resets  
Common Clock  
Sets (paired)  
S03, S12  
Q0-Q3  
Q0-Q3  
VCCO  
True Outputs  
Inverting Outputs  
VCC to Output  
Rev.: H  
Amendment: /0  
M9999-032006  
hbwhelp@micrel.com or (408) 955-1690  
1
Issue Date: March 2006  

与SY100E131JY-TR相关器件

型号 品牌 获取价格 描述 数据表
SY100E136 MICREL

获取价格

6-BIT UNIVERSAL UP/DOWN COUNTER
SY100E136JC MICREL

获取价格

6-BIT UNIVERSAL UP/DOWN COUNTER
SY100E136JCTR MICREL

获取价格

6-BIT UNIVERSAL UP/DOWN COUNTER
SY100E136JZ MICREL

获取价格

6-BIT UNIVERSAL UP/DOWN COUNTER
SY100E136JZTR MICREL

获取价格

6-BIT UNIVERSAL UP/DOWN COUNTER
SY100E137 MICREL

获取价格

8-BIT RIPPLE COUNTER
SY100E137JC MICREL

获取价格

8-BIT RIPPLE COUNTER
SY100E137JCTR MICREL

获取价格

8-BIT RIPPLE COUNTER
SY100E137JZ MICREL

获取价格

8-BIT RIPPLE COUNTER
SY100E137JZTR MICREL

获取价格

8-BIT RIPPLE COUNTER