5秒后页面跳转
CY7C1352-143AC PDF预览

CY7C1352-143AC

更新时间: 2024-11-26 05:19:11
品牌 Logo 应用领域
赛普拉斯 - CYPRESS 静态存储器
页数 文件大小 规格书
12页 187K
描述
256K x18 Pipelined SRAM with NoBL Architecture

CY7C1352-143AC 技术参数

是否无铅: 含铅是否Rohs认证: 不符合
生命周期:Obsolete零件包装代码:QFP
包装说明:14 X 20 MM, 1.40 MM HEIGHT, PLASTIC, TQFP-100针数:100
Reach Compliance Code:compliantECCN代码:3A991.B.2.A
HTS代码:8542.32.00.41风险等级:5.83
最长访问时间:4 ns其他特性:PIPELINED ARCHITECTURE
最大时钟频率 (fCLK):143 MHzI/O 类型:COMMON
JESD-30 代码:R-PQFP-G100JESD-609代码:e0
长度:20 mm内存密度:4718592 bit
内存集成电路类型:ZBT SRAM内存宽度:18
湿度敏感等级:3功能数量:1
端子数量:100字数:262144 words
字数代码:256000工作模式:SYNCHRONOUS
最高工作温度:70 °C最低工作温度:
组织:256KX18输出特性:3-STATE
封装主体材料:PLASTIC/EPOXY封装代码:LQFP
封装等效代码:QFP100,.63X.87封装形状:RECTANGULAR
封装形式:FLATPACK, LOW PROFILE并行/串行:PARALLEL
峰值回流温度(摄氏度):225电源:3.3 V
认证状态:Not Qualified座面最大高度:1.6 mm
最大待机电流:0.005 A最小待机电流:3.14 V
子类别:SRAMs最大压摆率:0.45 mA
最大供电电压 (Vsup):3.465 V最小供电电压 (Vsup):3.135 V
标称供电电压 (Vsup):3.3 V表面贴装:YES
技术:CMOS温度等级:COMMERCIAL
端子面层:Tin/Lead (Sn/Pb)端子形式:GULL WING
端子节距:0.65 mm端子位置:QUAD
处于峰值回流温度下的最长时间:30宽度:14 mm
Base Number Matches:1

CY7C1352-143AC 数据手册

 浏览型号CY7C1352-143AC的Datasheet PDF文件第2页浏览型号CY7C1352-143AC的Datasheet PDF文件第3页浏览型号CY7C1352-143AC的Datasheet PDF文件第4页浏览型号CY7C1352-143AC的Datasheet PDF文件第5页浏览型号CY7C1352-143AC的Datasheet PDF文件第6页浏览型号CY7C1352-143AC的Datasheet PDF文件第7页 
CY7C1352  
256K x18 Pipelined SRAM with NoBL™ Architecture  
• Low standby power  
Features  
Functional Description  
• Pin compatible and functionally equivalent to ZBT™  
devices MCM63Z818 and MT55L256L18P  
The CY7C1352 is a 3.3V 256K by 18 synchronous-pipelined  
Burst SRAM designed specifically to support unlimited true  
back-to-back Read/Write operations without the insertion of  
wait states. The CY7C1352 is equipped with the advanced No  
Bus Latency™ (NoBL™) logic required to enable consecutive  
Read/Write operations with data being transferred on every  
clock cycle. This feature dramatically improves the throughput  
of the SRAM, especially in systems that require frequent  
Read/Write transitions.The CY7C1352 is pin/functionally com-  
patible to ZBT™ SRAMs MCM63Z819 and MT55L256L18P.  
• Supports 143-MHz bus operations with zero wait states  
— Data is transferred on every clock  
• Internally self-timed output buffer control to eliminate  
the need to use OE  
• Fully registered (inputs and outputs) for pipelined  
operation  
• Byte Write Capability  
• 256K x 18 common I/O architecture  
• Single 3.3V power supply  
All synchronous inputs pass through input registers controlled  
by the rising edge of the clock. All data outputs pass through  
output registers controlled by the rising edge of the clock. The  
clock input is qualified by the Clock Enable (CEN) signal, which  
when deasserted suspends operation and extends the previ-  
ous clock cycle. Maximum access delay from the clock rise is  
4.0 ns (143-MHz device).  
• Fast clock-to-output times  
— 4.0 ns (for 143-MHz device)  
— 4.2 ns (for 133-MHz device)  
— 5.0 ns (for 100-MHz device)  
Write operations are controlled by the four Byte Write Select  
— 7.0 ns (for 80-MHz device)  
(BWS  
) and a Write Enable (WE) input. All writes are con-  
[1:0]  
• Clock Enable (CEN) pin to suspend operation  
• Synchronous self-timed writes  
• Asynchronous output enable  
• JEDEC-standard 100-pin TQFP package  
• Burst Capability—linear or interleaved burst order  
ducted with on-chip synchronous self-timed write circuitry.  
Three synchronous Chip Enables (CE , CE , CE ) and an  
1
2
3
asynchronous Output Enable (OE) provide for easy bank se-  
lection and output three-state control. In order to avoid bus  
contention, the output drivers are synchronously three-stated  
during the data portion of a write sequence.  
Logic Block Diagram  
18  
D
CLK  
Data-In REG.  
CE  
Q
18  
ADV/LD  
18  
A[17:0]  
CEN  
CE  
CONTROL  
and WRITE  
LOGIC  
18  
256Kx18  
1
CE  
MEMORY  
2
DQ[15:0]  
DP[1:0]  
CE  
ARRAY  
18  
18  
3
WE  
BWS  
[1:0]  
Mode  
OE  
.
Selection Guide  
7C1352-143  
7C1352-133  
7C1352-100  
7C1352-80  
Maximum Access Time (ns)  
4.0  
450  
5
4.2  
400  
5
5.0  
350  
5
7.0  
300  
5
Maximum Operating Current (mA)  
Maximum CMOS Standby Current (mA)  
Commercial  
Commercial  
NoBL and No Bus Latency are trademarks of Cypress Semiconductor Corporation.  
ZBT is a trademark of Integrated Device Technology.  
Cypress Semiconductor Corporation  
3901 North First Street  
San Jose  
CA 95134  
408-943-2600  
August 9, 1999  

与CY7C1352-143AC相关器件

型号 品牌 获取价格 描述 数据表
CY7C135-25JC CYPRESS

获取价格

4K x 8 Dual-Port Static RAM and 4K x 8 Dual-Port SRAM with Semaphores
CY7C135-25JCT CYPRESS

获取价格

Dual-Port SRAM, 4KX8, 25ns, CMOS, PQCC52, PLASTIC, LCC-52
CY7C135-25JI CYPRESS

获取价格

4K x 8 Dual-Port Static RAM and 4K x 8 Dual-Port SRAM with Semaphores
CY7C135-25JXC CYPRESS

获取价格

4K x 8 Dual-Port Static RAM and 4K x 8 Dual-Port SRAM with Semaphores
CY7C1352-80AC CYPRESS

获取价格

256K x18 Pipelined SRAM with NoBL Architecture
CY7C1352B CYPRESS

获取价格

256K x 18 Pipilined SRAm with NoBL Architecture
CY7C1352B-100AC CYPRESS

获取价格

256K x 18 Pipilined SRAm with NoBL Architecture
CY7C1352B-100ACT CYPRESS

获取价格

暂无描述
CY7C1352B-133AC CYPRESS

获取价格

256K x 18 Pipilined SRAm with NoBL Architecture
CY7C1352B-143AC CYPRESS

获取价格

256K x 18 Pipilined SRAm with NoBL Architecture