5秒后页面跳转
CY62167DV30LL-70BVI PDF预览

CY62167DV30LL-70BVI

更新时间: 2024-11-24 00:01:31
品牌 Logo 应用领域
赛普拉斯 - CYPRESS /
页数 文件大小 规格书
12页 266K
描述
16-Mbit (1M x 16) Static RAM

CY62167DV30LL-70BVI 技术参数

是否无铅: 含铅是否Rohs认证: 不符合
生命周期:Active零件包装代码:BGA
包装说明:VFBGA, BGA48,6X8,30针数:48
Reach Compliance Code:compliantECCN代码:3A991.B.2.A
HTS代码:8542.32.00.41Factory Lead Time:1 week
风险等级:2.1最长访问时间:70 ns
I/O 类型:COMMONJESD-30 代码:R-PBGA-B48
JESD-609代码:e0长度:9.5 mm
内存密度:16777216 bit内存集成电路类型:STANDARD SRAM
内存宽度:16湿度敏感等级:3
功能数量:1端子数量:48
字数:1048576 words字数代码:1000000
工作模式:ASYNCHRONOUS最高工作温度:85 °C
最低工作温度:-40 °C组织:1MX16
输出特性:3-STATE封装主体材料:PLASTIC/EPOXY
封装代码:VFBGA封装等效代码:BGA48,6X8,30
封装形状:RECTANGULAR封装形式:GRID ARRAY, VERY THIN PROFILE, FINE PITCH
并行/串行:PARALLEL峰值回流温度(摄氏度):220
电源:2.5/3.3 V认证状态:Not Qualified
座面最大高度:1 mm最大待机电流:0.00001 A
最小待机电流:1.5 V子类别:SRAMs
最大压摆率:0.025 mA最大供电电压 (Vsup):3.6 V
最小供电电压 (Vsup):2.2 V标称供电电压 (Vsup):3 V
表面贴装:YES技术:CMOS
温度等级:INDUSTRIAL端子面层:Tin/Lead (Sn/Pb)
端子形式:BALL端子节距:0.75 mm
端子位置:BOTTOM处于峰值回流温度下的最长时间:NOT SPECIFIED
宽度:8 mmBase Number Matches:1

CY62167DV30LL-70BVI 数据手册

 浏览型号CY62167DV30LL-70BVI的Datasheet PDF文件第2页浏览型号CY62167DV30LL-70BVI的Datasheet PDF文件第3页浏览型号CY62167DV30LL-70BVI的Datasheet PDF文件第4页浏览型号CY62167DV30LL-70BVI的Datasheet PDF文件第5页浏览型号CY62167DV30LL-70BVI的Datasheet PDF文件第6页浏览型号CY62167DV30LL-70BVI的Datasheet PDF文件第7页 
CY62167DV30  
MoBL  
16-Mbit (1M x 16) Static RAM  
reduces power consumption by 99% when addresses are not  
toggling. The device can also be put into standby mode when  
deselected (CE1 HIGH or CE2 LOW or both BHE and BLE are  
HIGH). The input/output pins (I/O0 through I/O15) are placed  
in a high-impedance state when: deselected (CE1HIGH or CE2  
LOW), outputs are disabled (OE HIGH), both Byte High  
Enable and Byte Low Enable are disabled (BHE, BLE HIGH),  
or during a Write operation (CE1 LOW, CE2 HIGH and WE  
LOW).  
Writing to the device is accomplished by taking Chip Enables  
(CE1 LOW and CE2 HIGH) and Write Enable (WE) input LOW.  
If Byte Low Enable (BLE) is LOW, then data from I/O pins (I/O0  
through I/O7), is written into the location specified on the  
address pins (A0 through A19). If Byte High Enable (BHE) is  
LOW, then data from I/O pins (I/O8 through I/O15) is written into  
the location specified on the address pins (A0 through A19).  
Features  
• Very high speed: 55 ns  
• Wide voltage range: 2.20V – 3.60V  
• Ultra-low active power  
— Typical active current: 2 mA @ f = 1 MHz  
— Typical active current: 15 mA @ f = fmax  
• Ultra-low standby power  
• Easy memory expansion with CE1, CE2, and OE  
features  
• Automatic power-down when deselected  
• CMOS for optimum speed/power  
• Packages offered in a 48-ball BGA and 48-pin TSOPI  
Reading from the device is accomplished by taking Chip  
Enables (CE1 LOW and CE2 HIGH) and Output Enable (OE)  
LOW while forcing the Write Enable (WE) HIGH. If Byte Low  
Enable (BLE) is LOW, then data from the memory location  
specified by the address pins will appear on I/O0 to I/O7. If Byte  
High Enable (BHE) is LOW, then data from memory will appear  
on I/O8 to I/O15. See the truth table at the back of this data  
sheet for a complete description of Read and Write modes.  
Functional Description[1]  
The CY62167DV30 is a high-performance CMOS static RAM  
organized as 1M words by 16 bits. This device features  
advanced circuit design to provide ultra-low active current.  
This is ideal for providing More Battery Life(MoBL) in  
portable applications such as cellular telephones. The device  
also has an automatic power-down feature that significantly  
Logic Block Diagram  
DATA IN DRIVERS  
A10  
A 9  
A 8  
A 7  
A 6  
A 5  
A 4  
A 3  
1M × 16  
RAM Array  
I/O0 – I/O7  
I/O8 – I/O15  
A 2  
A 1  
A 0  
COLUMN DECODER  
BHE  
WE  
CE2  
CE  
1
OE  
BLE  
Power-down  
Circuit  
CE2  
BHE  
BLE  
CE  
1
Note:  
1. For best-practice recommendations, please refer to the Cypress application note “System Design Guidelines” on http://www.cypress.com.  
Cypress Semiconductor Corporation  
3901 North First Street  
San Jose, CA 95134  
408-943-2600  
Document #: 38-05328 Rev. *E  
Revised June 21, 2004  

CY62167DV30LL-70BVI 替代型号

型号 品牌 替代类型 描述 数据表
CY62167DV30LL-55BVXI CYPRESS

类似代替

16-Mbit (1M x 16) Static RAM
CY62167DV30LL-55BVI CYPRESS

类似代替

16-Mbit (1M x 16) Static RAM

与CY62167DV30LL-70BVI相关器件

型号 品牌 获取价格 描述 数据表
CY62167DV30LL-70BVIT INFINEON

获取价格

Asynchronous SRAM
CY62167DV30LL-70BVXIT CYPRESS

获取价格

Standard SRAM, 1MX16, 70ns, CMOS, PBGA48, 8 X 9.50 MM, 1 MM HEIGHT, LEAD FREE, VFBGA-48
CY62167DV30LL-70ZI ROCHESTER

获取价格

1MX16 STANDARD SRAM, 70ns, PDSO48, 12 X 18.40 MM, 1 MM HEIGHT, TSOP1-48
CY62167DV30LL-70ZI CYPRESS

获取价格

16-Mbit (1M x 16) Static RAM
CY62167DV30LL-70ZIT CYPRESS

获取价格

Standard SRAM, 1MX16, 70ns, CMOS, PDSO48, 12 X 18.40 MM, 1 MM HEIGHT, TSOP1-48
CY62167DV30LL-70ZXI ROCHESTER

获取价格

1MX16 STANDARD SRAM, 70ns, PDSO48, 12 X 18.40 MM, 1 MM HEIGHT, LEAD FREE, TSOP1-48
CY62167DV30LL-70ZXIT CYPRESS

获取价格

Standard SRAM, 1MX16, 70ns, CMOS, PDSO48, 12 X 18.40 MM, 1 MM HEIGHT, LEAD FREE, TSOP1-48
CY62167E CYPRESS

获取价格

16-Mbit (1M x 16 / 2M x 8) Static RAM
CY62167E_09 CYPRESS

获取价格

16-Mbit (1M x 16 / 2M x 8) Static RAM
CY62167E_10 CYPRESS

获取价格

16-Mbit (1 M × 16 / 2 M × 8) Static RAM