5秒后页面跳转
M74HC73C1R PDF预览

M74HC73C1R

更新时间: 2024-09-18 22:57:55
品牌 Logo 应用领域
意法半导体 - STMICROELECTRONICS 触发器锁存器逻辑集成电路
页数 文件大小 规格书
11页 249K
描述
DUAL J-K FLIP FLOP WITH PRESET AND CLEAR

M74HC73C1R 技术参数

是否Rohs认证: 符合生命周期:Obsolete
零件包装代码:QLCC包装说明:QCCJ, LDCC20,.4SQ
针数:20Reach Compliance Code:compliant
HTS代码:8542.39.00.01风险等级:5.83
Is Samacsys:N其他特性:MASTER SLAVE OPERATION
系列:HC/UHJESD-30 代码:S-PQCC-J20
JESD-609代码:e3长度:8.9662 mm
负载电容(CL):50 pF逻辑集成电路类型:J-K FLIP-FLOP
最大频率@ Nom-Sup:31000000 Hz最大I(ol):0.004 A
位数:2功能数量:2
端子数量:20最高工作温度:85 °C
最低工作温度:-40 °C输出极性:COMPLEMENTARY
封装主体材料:PLASTIC/EPOXY封装代码:QCCJ
封装等效代码:LDCC20,.4SQ封装形状:SQUARE
封装形式:CHIP CARRIER峰值回流温度(摄氏度):NOT SPECIFIED
电源:2/6 V传播延迟(tpd):31 ns
认证状态:Not Qualified座面最大高度:4.57 mm
子类别:FF/Latches最大供电电压 (Vsup):6 V
最小供电电压 (Vsup):2 V标称供电电压 (Vsup):5 V
表面贴装:YES技术:CMOS
温度等级:INDUSTRIAL端子面层:Matte Tin (Sn)
端子形式:J BEND端子节距:1.27 mm
端子位置:QUAD处于峰值回流温度下的最长时间:NOT SPECIFIED
触发器类型:NEGATIVE EDGE宽度:8.9662 mm
最小 fmax:24 MHzBase Number Matches:1

M74HC73C1R 数据手册

 浏览型号M74HC73C1R的Datasheet PDF文件第2页浏览型号M74HC73C1R的Datasheet PDF文件第3页浏览型号M74HC73C1R的Datasheet PDF文件第4页浏览型号M74HC73C1R的Datasheet PDF文件第5页浏览型号M74HC73C1R的Datasheet PDF文件第6页浏览型号M74HC73C1R的Datasheet PDF文件第7页 
M54HC73  
M74HC73  
DUAL J-K FLIP FLOP WITH PRESET AND CLEAR  
.
.
.
.
.
.
.
.
HIGH SPEED  
fMAX = 75 MHz (TYP.) AT VCC = 5 V  
LOW POWER DISSIPATION  
ICC = 2 µA (MAX.) AT TA = 25 °C  
HIGH NOISE IMMUNITY  
VNIH = VNIL = 28 % VCC (MIN.)  
OUTPUT DRIVE CAPABILITY  
10 LSTTL LOADS  
SYMMETRICAL OUTPUT IMPEDANCE  
IOH = IOL = 4 mA (MIN.)  
BALANCED PROPAGATION DELAYS  
tPLH = tPHL  
WIDE OPERATING VOLTAGE RANGE  
B1R  
(Plastic Package)  
F1R  
(Ceramic Package)  
M1R  
(Micro Package)  
C1R  
(Chip Carrier)  
VCC (OPR) = 2 V TO 6 V  
PIN AND FUNCTION COMPATIBLE WITH  
54/74LS73  
ORDER CODES :  
M54HC73F1R  
M74HC73B1R  
M74HC73M1R  
M74HC73C1R  
PIN CONNECTIONS (top view)  
DESCRIPTION  
The M54/74HC73 is a high speed CMOSDUAL J-K  
FLIP FLOP WITH CLEAR fabricated in silicon gate  
C2MOS technology. It has the same highspeed per-  
formance of LSTTL combined with true CMOS low  
power consumption. Depending on the logic level  
applied to J and K inputs, this device changes state  
on the negative going transition of clock input pulse  
(CK). The clear function is accomplished inde-  
pendentlyof the clock condition when the clearinput  
(CLR) is taken low. All inputs are equipped with pro-  
tectioncircuits against static discharge and transient  
excess voltage.  
INPUT AND OUTPUT EQUIVALENT CIRCUIT  
NC =  
No Internal  
Connection  
October 1992  
1/11  

与M74HC73C1R相关器件

型号 品牌 获取价格 描述 数据表
M74HC73F1 STMICROELECTRONICS

获取价格

HC/UH SERIES, DUAL NEGATIVE EDGE TRIGGERED J-K FLIP-FLOP, COMPLEMENTARY OUTPUT, CDIP14, FR
M74HC73M1 STMICROELECTRONICS

获取价格

HC/UH SERIES, DUAL NEGATIVE EDGE TRIGGERED J-K FLIP-FLOP, COMPLEMENTARY OUTPUT, PDSO14, MI
M74HC73M1R STMICROELECTRONICS

获取价格

DUAL J-K FLIP FLOP WITH PRESET AND CLEAR
M74HC73RM13TR STMICROELECTRONICS

获取价格

DUAL J-K FLIP FLOP WITH PRESET AND CLEAR
M74HC73TTR STMICROELECTRONICS

获取价格

DUAL J-K FLIP FLOP WITH PRESET AND CLEAR
M74HC74 STMICROELECTRONICS

获取价格

DUAL D TYPE FLIP FLOP WITH PRESET AND CLEAR
M74HC74-1 STMICROELECTRONICS

获取价格

DUAL D TYPE FLIP FLOP WITH PRESET AND CLEAR
M74HC74B1 STMICROELECTRONICS

获取价格

DUAL D TYPE FLIP FLOP WITH PRESET AND CLEAR
M74HC74B1N STMICROELECTRONICS

获取价格

HC/UH SERIES, DUAL POSITIVE EDGE TRIGGERED D FLIP-FLOP, COMPLEMENTARY OUTPUT, PDIP14, PLAS
M74HC74B1R STMICROELECTRONICS

获取价格

DUAL D TYPE FLIP FLOP WITH PRESET AND CLEAR