5秒后页面跳转
SN74LVC2G79YZPR PDF预览

SN74LVC2G79YZPR

更新时间: 2024-11-04 03:15:55
品牌 Logo 应用领域
德州仪器 - TI 触发器锁存器逻辑集成电路
页数 文件大小 规格书
13页 279K
描述
DUAL POSITIVE-EDGE-TRIGGERED D-TYPE FLIP-FLOP

SN74LVC2G79YZPR 技术参数

是否无铅: 不含铅是否Rohs认证: 符合
生命周期:Active零件包装代码:BGA
包装说明:DSBGA-8针数:8
Reach Compliance Code:compliantECCN代码:EAR99
HTS代码:8542.39.00.01Factory Lead Time:1 week
风险等级:1.44Is Samacsys:N
系列:LVC/LCX/ZJESD-30 代码:R-XBGA-B8
JESD-609代码:e1长度:1.9 mm
负载电容(CL):50 pF逻辑集成电路类型:D FLIP-FLOP
最大频率@ Nom-Sup:160000000 Hz最大I(ol):0.032 A
湿度敏感等级:1位数:1
功能数量:2端子数量:8
最高工作温度:85 °C最低工作温度:-40 °C
输出极性:TRUE封装主体材料:UNSPECIFIED
封装代码:VFBGA封装等效代码:BGA8,2X4,20
封装形状:RECTANGULAR封装形式:GRID ARRAY, VERY THIN PROFILE, FINE PITCH
包装方法:TR峰值回流温度(摄氏度):260
电源:3.3 V最大电源电流(ICC):0.005 mA
Prop。Delay @ Nom-Sup:5.2 ns传播延迟(tpd):9.9 ns
认证状态:Not Qualified座面最大高度:0.5 mm
子类别:FF/Latches最大供电电压 (Vsup):5.5 V
最小供电电压 (Vsup):1.65 V标称供电电压 (Vsup):1.8 V
表面贴装:YES技术:CMOS
温度等级:INDUSTRIAL端子面层:Tin/Silver/Copper (Sn/Ag/Cu)
端子形式:BALL端子节距:0.5 mm
端子位置:BOTTOM处于峰值回流温度下的最长时间:NOT SPECIFIED
触发器类型:POSITIVE EDGE宽度:0.9 mm
最小 fmax:160 MHzBase Number Matches:1

SN74LVC2G79YZPR 数据手册

 浏览型号SN74LVC2G79YZPR的Datasheet PDF文件第2页浏览型号SN74LVC2G79YZPR的Datasheet PDF文件第3页浏览型号SN74LVC2G79YZPR的Datasheet PDF文件第4页浏览型号SN74LVC2G79YZPR的Datasheet PDF文件第5页浏览型号SN74LVC2G79YZPR的Datasheet PDF文件第6页浏览型号SN74LVC2G79YZPR的Datasheet PDF文件第7页 
ꢀꢁ ꢂꢃ ꢄꢅ ꢆꢇ ꢈ ꢂꢉ  
SCES498B − OCTOBER 2003 − REVISED DECEMBER 2003  
DCT OR DCU PACKAGE  
(TOP VIEW)  
D
Available in the Texas Instruments  
NanoStarand NanoFreePackages  
Supports 5-V V Operation  
D
D
D
D
D
D
CC  
1CLK  
1D  
2Q  
GND  
V
CC  
1Q  
2D  
2CLK  
1
2
3
4
8
7
6
5
Inputs Accept Voltages to 5.5 V  
Max t of 4.2 ns at 3.3 V  
pd  
Low Power Consumption, 10-µA Max I  
CC  
24-mA Output Drive at 3.3 V  
YEP OR YZP PACKAGE  
(BOTTOM VIEW)  
Typical V  
<0.8 V at V  
(Output Ground Bounce)  
OLP  
CC  
= 3.3 V, T = 25°C  
A
4 5  
3 6  
2 7  
1 8  
GND  
2Q  
1D  
2CLK  
2D  
1Q  
D
D
D
D
Typical V  
(Output V  
Undershoot)  
OHV  
OH  
>2 V at V  
= 3.3 V, T = 25°C  
CC  
A
I
Feature Supports Partial-Power-Down  
off  
1CLK  
V
CC  
Mode Operation  
Latch-Up Performance Exceeds 100 mA Per  
JESD 78, Class II  
ESD Protection Exceeds JESD 22  
− 2000-V Human-Body Model (A114-A)  
− 200-V Machine Model (A115-A)  
− 1000-V Charged-Device Model (C101)  
description/ordering information  
This dual positive-edge-triggered D-type flip-flop is designed for 1.65-V to 5.5-V V  
operation.  
CC  
When data at the data (D) input meets the setup time requirement, the data is transferred to the Q output on  
the positive-going edge of the clock pulse. Clock triggering occurs at a voltage level and is not directly related  
to the rise time of the clock pulse. Following the hold-time interval, data at the D input can be changed without  
affecting the levels at the outputs.  
NanoStarand NanoFreepackage technology is a major breakthrough in IC packaging concepts, using the  
die as the package.  
ORDERING INFORMATION  
ORDERABLE  
PART NUMBER  
TOP-SIDE  
MARKING  
T
A
PACKAGE  
NanoStar− WCSP (DSBGA)  
0.23-mm Large Bump − YEP  
SN74LVC2G79YEPR  
SN74LVC2G79YZPR  
Tape and reel  
_ _ _CR_  
NanoFree− WCSP (DSBGA)  
0.23-mm Large Bump − YZP (Pb-free)  
−40°C to 85°C  
SSOP − DCT  
Tape and reel  
Tape and reel  
SN74LVC2G79DCTR  
SN74LVC2G79DCUR  
C79_ _ _  
C79_  
VSSOP − DCU  
Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at  
www.ti.com/sc/package.  
DCT: The actual top-side marking has three additional characters that designate the year, month, and assembly/test site.  
DCU: The actual top-side marking has one additional character that designates the assembly/test site.  
YEP/YZP: The actual top-side marking has three preceding characters to denote year, month, and sequence code, and one  
following character to designate the assembly/test site. Pin  
1 identifier indicates solder-bump composition  
(1 = SnPb, = Pb-free).  
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of  
Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.  
NanoStar and NanoFree are trademarks of Texas Instruments.  
ꢐꢡ  
Copyright 2003, Texas Instruments Incorporated  
ꢝ ꢡ ꢞ ꢝꢖ ꢗꢫ ꢙꢘ ꢜ ꢤꢤ ꢢꢜ ꢚ ꢜ ꢛ ꢡ ꢝ ꢡ ꢚ ꢞ ꢦ  
1
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  

SN74LVC2G79YZPR 替代型号

型号 品牌 替代类型 描述 数据表
SN74LVC2G79DCUR TI

完全替代

DUAL POSITIVE-EDGE-TRIGGERED D-TYPE FLIP-FLOP
SN74LVC2G79DCTRE4 TI

完全替代

DUAL POSITIVE-EDGE-TRIGGERED D-TYPE FLIP-FLOP
SN74LVC2G80DCUR TI

类似代替

DUAL POSITIVE-EDGE-TRIGGERED D-TYPE FLIP-FLOP

与SN74LVC2G79YZPR相关器件

型号 品牌 获取价格 描述 数据表
SN74LVC2G80 TI

获取价格

DUAL POSITIVE-EDGE-TRIGGERED D-TYPE FLIP-FLOP
SN74LVC2G80_08 TI

获取价格

DUAL POSITIVE-EDGE-TRIGGERED D-TYPE FLIP-FLOP
SN74LVC2G80_15 TI

获取价格

Dual Positive-Edge-Triggered D-Type Flip-Flop
SN74LVC2G80DCTR TI

获取价格

DUAL POSITIVE-EDGE-TRIGGERED D-TYPE FLIP-FLOP
SN74LVC2G80DCTRE4 TI

获取价格

LVC/LCX/Z SERIES, DUAL POSITIVE EDGE TRIGGERED D FLIP-FLOP, INVERTED OUTPUT, PDSO8, GREEN,
SN74LVC2G80DCTRG4 TI

获取价格

双路正边沿触发式 D 型触发器 | DCT | 8 | -40 to 125
SN74LVC2G80DCUR TI

获取价格

DUAL POSITIVE-EDGE-TRIGGERED D-TYPE FLIP-FLOP
SN74LVC2G80DCURE4 TI

获取价格

DUAL POSITIVE-EDGE-TRIGGERED D-TYPE FLIP-FLOP
SN74LVC2G80DCURG4 TI

获取价格

双路正边沿触发式 D 型触发器 | DCU | 8 | -40 to 125
SN74LVC2G80YEPR TI

获取价格

DUAL POSITIVE-EDGE-TRIGGERED D-TYPE FLIP-FLOP