5秒后页面跳转
ICS8602BYLFT PDF预览

ICS8602BYLFT

更新时间: 2024-09-17 21:18:03
品牌 Logo 应用领域
艾迪悌 - IDT 驱动逻辑集成电路
页数 文件大小 规格书
10页 171K
描述
PLL Based Clock Driver, 9 True Output(s), 0 Inverted Output(s), PQFP32, 7 X 7 MM, 1.40 MM HEIGHT, MS-026, LQFP-32

ICS8602BYLFT 技术参数

是否无铅: 不含铅是否Rohs认证: 符合
生命周期:Obsolete零件包装代码:QFP
包装说明:7 X 7 MM, 1.40 MM HEIGHT, ROHS COMPLIANT, MS-026BBA, LQFP-32针数:32
Reach Compliance Code:compliantHTS代码:8542.39.00.01
风险等级:5.22系列:8602
输入调节:DIFFERENTIALJESD-30 代码:S-PQFP-G32
JESD-609代码:e3长度:7 mm
逻辑集成电路类型:PLL BASED CLOCK DRIVER湿度敏感等级:3
功能数量:1反相输出次数:
端子数量:32实输出次数:9
最高工作温度:70 °C最低工作温度:
封装主体材料:PLASTIC/EPOXY封装代码:LQFP
封装形状:SQUARE封装形式:FLATPACK, LOW PROFILE
峰值回流温度(摄氏度):260认证状态:Not Qualified
Same Edge Skew-Max(tskwd):0.125 ns座面最大高度:1.6 mm
最大供电电压 (Vsup):3.465 V最小供电电压 (Vsup):3.135 V
标称供电电压 (Vsup):3.3 V表面贴装:YES
温度等级:COMMERCIAL端子面层:Matte Tin (Sn) - annealed
端子形式:GULL WING端子节距:0.8 mm
端子位置:QUAD处于峰值回流温度下的最长时间:30
宽度:7 mm最小 fmax:15.625 MHz
Base Number Matches:1

ICS8602BYLFT 数据手册

 浏览型号ICS8602BYLFT的Datasheet PDF文件第2页浏览型号ICS8602BYLFT的Datasheet PDF文件第3页浏览型号ICS8602BYLFT的Datasheet PDF文件第4页浏览型号ICS8602BYLFT的Datasheet PDF文件第5页浏览型号ICS8602BYLFT的Datasheet PDF文件第6页浏览型号ICS8602BYLFT的Datasheet PDF文件第7页 
PRELIMINARY  
ICS8602  
ZERO DELAY, DIFFERENTIAL-TO-LVCMOS/LVTTL  
CLOCK GENERATOR  
GENERAL DESCRIPTION  
FEATURES  
The ICS8602 is a high performance, low skew,  
Fully integrated PLL  
ICS  
1-to-9 Differential-to-LVCMOS/LVTTL Zero De-  
9 LVCMOS/LVTTL outputs, 7typical output impedance  
HiPerClockS™  
lay Buffer and a member of the HiPerClockS™  
family of High Performance Clocks Solutions  
from IDT.The CLK, nCLK pair can accept most  
CLK, nCLK pair can accept the following differential  
input levels: LVPECL, LVDS, LVHSTL, SSTL, HCSL  
standard differential input levels.The VCO operates at a fre-  
quency range of 250MHz to 500MHz. The external feedback  
allows the device to achieve “zero delay” between the input  
clock and the output clocks. The device is designed only for  
1:1 input/output frequency ratios.The output divider allows a  
wide input/output frequency range with the 250MHz to  
500MHz VCO. The PLL_SEL pin can be used to bypass the  
PLL for system test and debug purposes. In bypass mode,  
the reference clock is routed around the PLL and into the in-  
ternal output dividers.The low impedance LVCMOS/LVTTL out-  
puts are designed to drive 50series or parallel terminated  
transmission lines. The effective fanout can be doubled by  
utilizing the ability of the outputs to drive two series termi-  
nated lines.The differential reference clock input will accept  
any differential signal levels.  
Output frequency range: 15.625MHz to 250MHz  
Input frequency range: 15.625MHz to 250MHz  
• VCO range: 250MHz to 500MHz  
• External feedback for “zero delay” clock regeneration  
with configurable frequencies  
• Cycle-to-cycle jitter: 36ps (typical)  
• Output skew: 125ps (maximum)  
• Static Phase Offset: TBD±100ps (typical)  
• 3.3V supply voltage  
• 0°C to 70°C ambient operating temperature  
• Available in both standard (RoHS5) and lead-free (RoHS 6)  
packages  
BLOCK DIAGRAM  
PIN ASSIGNMENT  
Q0  
SEL0  
SEL1  
32 31 30 29 28 27 26 25  
Q1  
Q2  
Q3  
Q4  
Q5  
Q6  
Q7  
Q8  
VDDA  
VDD  
1
2
3
4
5
6
7
8
24  
23  
22  
21  
20  
19  
18  
17  
VDDO  
Q5  
CLK  
GND  
Q4  
÷2  
÷4  
÷8  
0
1
nCLK  
CLK  
ICS8602  
GND  
VDDO  
Q3  
nCLK  
PLL  
÷16  
DIV_SEL0  
DIV_SEL1  
GND  
MR/nOE  
GND  
FB_IN  
9
10 11 12 13 14 15 16  
PLL_SEL  
MR/nOE  
32-Lead LQFP  
7mm x 7mm x 1.4mm package body  
Y Package  
TopView  
The Preliminary Information presented herein represents a product in pre-production. The noted characteristics are based on initial product  
characterization and/or qualification. Integrated Device Technology, Incorporated (IDT) reserves the right to change any circuitry or specifica-  
tions without notice.  
8602BY  
1
REV.F JANUARY 16, 2008  

与ICS8602BYLFT相关器件

型号 品牌 获取价格 描述 数据表
ICS8602BYT ICSI

获取价格

ZERO DELAY, DIFFERENTIAL-TO-LVCMOS/LVTTL
ICS8602Y IDT

获取价格

Low Skew Clock Driver, 9 True Output(s), 0 Inverted Output(s), PQFP32, 7 X 7 MM, 1.40 MM H
ICS8602YLF IDT

获取价格

Low Skew Clock Driver, 9 True Output(s), 0 Inverted Output(s), PQFP32, 7 X 7 MM, 1.40 MM H
ICS8602YLFT IDT

获取价格

Low Skew Clock Driver, 9 True Output(s), 0 Inverted Output(s), PQFP32, 7 X 7 MM, 1.40 MM H
ICS8624 ICSI

获取价格

LOW SKEW, 1-TO-5 DIFFERENTIAL-TO-HSTL ZERO DELAY BUFFER
ICS8624AYLF IDT

获取价格

暂无描述
ICS8624AYLFT IDT

获取价格

Low Skew Clock Driver, 5 True Output(s), 0 Inverted Output(s), PQFP32, 7 X 7 MM, 1.40 MM H
ICS8624AYT IDT

获取价格

Low Skew Clock Driver, 5 True Output(s), 0 Inverted Output(s), CMOS, PQFP32, 7 X 7 MM, 1.4
ICS8624BY IDT

获取价格

PLL Based Clock Driver, 5 True Output(s), 0 Inverted Output(s), PQFP32, 7 X 7 MM, 1.40 MM
ICS8624BYI IDT

获取价格

PLL Based Clock Driver, 5 True Output(s), 0 Inverted Output(s), PQFP32, 7 X 7 MM, 1.40 MM