5秒后页面跳转
EDE5104GBSA-4A-E PDF预览

EDE5104GBSA-4A-E

更新时间: 2024-09-17 22:38:51
品牌 Logo 应用领域
尔必达 - ELPIDA 存储内存集成电路动态存储器双倍数据速率时钟
页数 文件大小 规格书
56页 375K
描述
512M bits DDR-II SDRAM

EDE5104GBSA-4A-E 技术参数

是否Rohs认证:符合生命周期:Obsolete
零件包装代码:BGA包装说明:BGA, BGA64,9X15,32
针数:64Reach Compliance Code:unknown
ECCN代码:EAR99HTS代码:8542.32.00.28
风险等级:5.82Is Samacsys:N
访问模式:FOUR BANK PAGE BURST最长访问时间:0.6 ns
其他特性:AUTO/SELF REFRESH最大时钟频率 (fCLK):200 MHz
I/O 类型:COMMON交错的突发长度:4,8
JESD-30 代码:R-PBGA-B64JESD-609代码:e1
内存密度:536870912 bit内存集成电路类型:DDR DRAM
内存宽度:4功能数量:1
端口数量:1端子数量:64
字数:134217728 words字数代码:128000000
工作模式:SYNCHRONOUS最高工作温度:70 °C
最低工作温度:组织:128MX4
输出特性:3-STATE封装主体材料:PLASTIC/EPOXY
封装代码:BGA封装等效代码:BGA64,9X15,32
封装形状:RECTANGULAR封装形式:GRID ARRAY
峰值回流温度(摄氏度):NOT SPECIFIED电源:1.8 V
认证状态:Not Qualified刷新周期:8192
自我刷新:YES连续突发长度:4,8
子类别:DRAMs最大供电电压 (Vsup):1.9 V
最小供电电压 (Vsup):1.7 V标称供电电压 (Vsup):1.8 V
表面贴装:YES技术:CMOS
温度等级:COMMERCIAL端子面层:Tin/Silver/Copper (Sn/Ag/Cu)
端子形式:BALL端子节距:0.8 mm
端子位置:BOTTOM处于峰值回流温度下的最长时间:NOT SPECIFIED
Base Number Matches:1

EDE5104GBSA-4A-E 数据手册

 浏览型号EDE5104GBSA-4A-E的Datasheet PDF文件第2页浏览型号EDE5104GBSA-4A-E的Datasheet PDF文件第3页浏览型号EDE5104GBSA-4A-E的Datasheet PDF文件第4页浏览型号EDE5104GBSA-4A-E的Datasheet PDF文件第5页浏览型号EDE5104GBSA-4A-E的Datasheet PDF文件第6页浏览型号EDE5104GBSA-4A-E的Datasheet PDF文件第7页 
PRELIMINARY DATA SHEET  
512M bits DDR-II SDRAM  
EDE5104GBSA (128M words × 4 bits)  
EDE5108GBSA (64M words × 8 bits)  
EDE5116GBSA (32M words × 16 bits)  
Features  
Description  
The EDE5104GB is a 512M bits DDR-II SDRAM  
1.8V power supply  
organized as 33,554,432 words × 4 bits × 4 banks.  
Double-data-rate architecture: two data transfers per  
clock cycle  
The EDE5108GB is a 512M bits DDR-II SDRAM  
organized as 16,777,216 words × 8 bits × 4 banks.  
Bi-directional, differential data strobe (DQS and  
/DQS) is transmitted/received with data, to be used in  
capturing data at the receiver  
It packaged in 64-ball µBGA package.  
DQS is edge aligned with data for READs: center-  
aligned with data for WRITEs  
The EDE5116GB is a 512M bits DDR-II SDRAM  
organized as 8,388,608 words × 16 bits × 4 banks.  
Differential clock inputs (CK and /CK)  
It is packaged in 84-ball µBGA package.  
DLL aligns DQ and DQS transitions with CK  
transitions  
Commands entered on each positive CK edge: data  
and data mask referenced to both edges of DQS  
Four internal banks for concurrent operation  
Data mask (DM) for write data  
Burst lengths: 4, 8  
/CAS Latency (CL): 3, 4, 5  
Auto precharge operation for each burst access  
Auto refresh and self refresh modes  
7.8µs average periodic refresh interval  
1.8V (SSTL_18 compatible) I/O  
Posted CAS by programmable additive latency for  
better command and data bus efficiency  
Off-Chip-Driver Impedance Adjustment and On-Die-  
Termination for better signal quality  
Programmable RDQS, /RDQS output for making × 8  
organization compatible to × 4 organization  
/DQS, (/RDQS) can be disabled for single-ended  
Data Strobe operation.  
• µBGA package is lead free solder (Sn-Ag-Cu)  
Document No. E0249E30 (Ver. 3.0)  
Date Published August 2002 (K) Japan  
URL: http://www.elpida.com  
Elpida Memory, Inc. 2002  

与EDE5104GBSA-4A-E相关器件

型号 品牌 获取价格 描述 数据表
EDE5104GBSA-5A-E ELPIDA

获取价格

512M bits DDR-II SDRAM
EDE5108ABSA-4A-E ELPIDA

获取价格

DDR DRAM, 64MX8, 0.6ns, CMOS, PBGA64, MICRO, FBGA-64
EDE5108ABSA-5A-E ELPIDA

获取价格

DDR DRAM, 64MX8, 0.5ns, CMOS, PBGA64, MICRO, FBGA-64
EDE5108ABSE ELPIDA

获取价格

512M bits DDR2 SDRAM
EDE5108ABSE-4A-E ELPIDA

获取价格

512M bits DDR2 SDRAM
EDE5108ABSE-4C-E ELPIDA

获取价格

DDR DRAM, 64MX8, 0.6ns, CMOS, PBGA64, FBGA-64
EDE5108ABSE-5A-E ELPIDA

获取价格

暂无描述
EDE5108ABSE-5C-E ELPIDA

获取价格

512M bits DDR2 SDRAM
EDE5108ABSE-AE ELPIDA

获取价格

512M bits DDR2 SDRAM for HYPER DIMM
EDE5108ABSE-AE-E ELPIDA

获取价格

512M bits DDR2 SDRAM for HYPER DIMM