5秒后页面跳转
74AUP1T97FHX PDF预览

74AUP1T97FHX

更新时间: 2024-02-21 00:59:55
品牌 Logo 应用领域
飞兆/仙童 - FAIRCHILD 光电二极管逻辑集成电路触发器
页数 文件大小 规格书
11页 530K
描述
Low Power Configurable Gate with Voltage-Level Translator

74AUP1T97FHX 技术参数

是否无铅:不含铅生命周期:Active
包装说明:VSON, SOLCC6,.04,14Reach Compliance Code:compliant
ECCN代码:EAR99HTS代码:8542.39.00.01
Factory Lead Time:6 weeks风险等级:0.87
Is Samacsys:N系列:AUP/ULP/V
JESD-30 代码:S-PDSO-N6JESD-609代码:e4
长度:1 mm负载电容(CL):30 pF
逻辑集成电路类型:LOGIC CIRCUIT最大I(ol):0.0031 A
湿度敏感等级:1功能数量:1
端子数量:6最高工作温度:85 °C
最低工作温度:-40 °C封装主体材料:PLASTIC/EPOXY
封装代码:VSON封装等效代码:SOLCC6,.04,14
封装形状:SQUARE封装形式:SMALL OUTLINE, VERY THIN PROFILE
包装方法:TAPE AND REEL峰值回流温度(摄氏度):NOT SPECIFIED
电源:2.5/3.3 VProp。Delay @ Nom-Sup:8.9 ns
认证状态:Not Qualified施密特触发器:YES
座面最大高度:0.55 mm子类别:Gates
最大供电电压 (Vsup):3.6 V最小供电电压 (Vsup):2.3 V
标称供电电压 (Vsup):2.5 V表面贴装:YES
技术:CMOS温度等级:INDUSTRIAL
端子面层:Nickel/Palladium (Ni/Pd)端子形式:NO LEAD
端子节距:0.35 mm端子位置:DUAL
处于峰值回流温度下的最长时间:NOT SPECIFIED宽度:1 mm
Base Number Matches:1

74AUP1T97FHX 数据手册

 浏览型号74AUP1T97FHX的Datasheet PDF文件第2页浏览型号74AUP1T97FHX的Datasheet PDF文件第3页浏览型号74AUP1T97FHX的Datasheet PDF文件第4页浏览型号74AUP1T97FHX的Datasheet PDF文件第5页浏览型号74AUP1T97FHX的Datasheet PDF文件第6页浏览型号74AUP1T97FHX的Datasheet PDF文件第7页 
October 2010  
74AUP1T97  
TinyLogic® Low Power Configurable Gate with  
Voltage-Level Translator  
Features  
Description  
The 74AUP1T97 is a universal configurable 2-input  
logic gate that provides single supply voltage level  
translation. This device is designed for applications with  
inputs switching levels that accept 1.8V low voltage  
CMOS signals while operating from either a single 2.5V  
or 3.3V supply voltage. The 74AUP1T97 is an ideal low  
power solution for mixed voltage signal applications  
especially for battery-powered portable applications.  
This product guarantees very low static and dynamic  
power consumption across entire voltage range. All  
inputs are implemented with hysteresis to allow for  
slower transition input signals and better switching  
noise immunity.  
ƒ
Single Supply Voltage Translator  
-
-
1.8V to 3.3V Input at VCC=3.3V  
1.8V to 2.5V Input at VCC=2.5V  
ƒ
ƒ
2.3V to 3.6V VCC Supply Voltage Operation  
3.6V Over-Voltage Tolerant I/O’s at VCC from  
2.3V to 3.6V  
ƒ
ƒ
Power-Off High-Impedance Inputs and Outputs  
Low Static Power Consumption  
- ICC=0.9µA Maximum  
ƒ
ƒ
Low Dynamic Power Consumption  
- CPD=2.7pF Typical at 3.3V  
The 74AUP1T97 provides for multiple functions as  
determined by various configurations of the three  
inputs. The potential logic functions provided are MUX,  
AND, NAND, OR, and NOR, inverter and buffer. Refer  
to Figures 3 to 9.  
Ultra-Small MicroPak™ Packages  
Ordering Information  
Part Number  
Top Mark  
Package  
Packing Method  
5000 Units on  
Tape & Reel  
74AUP1T97L6X  
AH  
6-Lead MicroPak™, 1.0mm Wide  
5000 Units on  
Tape & Reel  
74AUP1T97FHX  
AH  
6-Lead, MicroPak2™, 1x1mm Body, .35mm Pitch  
© 2008 Fairchild Semiconductor Corporation  
74AUP1T97 • Rev. 1.0.3  
www.fairchildsemi.com  

与74AUP1T97FHX相关器件

型号 品牌 获取价格 描述 数据表
74AUP1T97GF NXP

获取价格

Low-power configurable gate with voltage-level translator
74AUP1T97GF,132 NXP

获取价格

74AUP1T97 - Low-power configurable gate with voltage-level translator SON 6-Pin
74AUP1T97GF/S500 NXP

获取价格

SPECIALTY LOGIC CIRCUIT, PDSO6
74AUP1T97GF/S500,132 NXP

获取价格

Logic Circuit, CMOS, PDSO6
74AUP1T97GM NXP

获取价格

Low-power configurable gate with voltage-level translator
74AUP1T97GM NEXPERIA

获取价格

Low-power configurable gate with voltage-level translatorProduction
74AUP1T97GM,132 NXP

获取价格

74AUP1T97 - Low-power configurable gate with voltage-level translator SON 6-Pin
74AUP1T97GN NXP

获取价格

暂无描述
74AUP1T97GN NEXPERIA

获取价格

Low-power configurable gate with voltage-level translatorProduction
74AUP1T97GN,132 NXP

获取价格

74AUP1T97 - Low-power configurable gate with voltage-level translator SON 6-Pin