5秒后页面跳转
74AUP1T98GM PDF预览

74AUP1T98GM

更新时间: 2023-09-03 20:35:22
品牌 Logo 应用领域
安世 - NEXPERIA 光电二极管逻辑集成电路
页数 文件大小 规格书
17页 260K
描述
Low-power configurable gate with voltage-level translatorProduction

74AUP1T98GM 技术参数

Source Url Status Check Date:2013-06-14 00:00:00是否无铅: 不含铅
是否Rohs认证: 符合生命周期:Transferred
零件包装代码:SON包装说明:1 X 1.45 MM, 0.50 MM HEIGHT, PLASTIC, MO-252, SOT-886, XSON-6
针数:6Reach Compliance Code:compliant
HTS代码:8542.39.00.01风险等级:5.1
系列:AUP/ULP/VJESD-30 代码:S-PDSO-N6
JESD-609代码:e3长度:1.45 mm
负载电容(CL):30 pF逻辑集成电路类型:LOGIC CIRCUIT
最大I(ol):0.004 A湿度敏感等级:1
功能数量:1端子数量:6
最高工作温度:125 °C最低工作温度:-40 °C
封装主体材料:PLASTIC/EPOXY封装代码:VSON
封装等效代码:SOLCC6,.04,20封装形状:SQUARE
封装形式:SMALL OUTLINE, VERY THIN PROFILE包装方法:TAPE AND REEL
峰值回流温度(摄氏度):260电源:2.5/3.3 V
Prop。Delay @ Nom-Sup:11.9 ns认证状态:Not Qualified
施密特触发器:YES座面最大高度:0.5 mm
子类别:Gates最大供电电压 (Vsup):3.6 V
最小供电电压 (Vsup):2.3 V标称供电电压 (Vsup):3 V
表面贴装:YES技术:CMOS
温度等级:AUTOMOTIVE端子面层:Tin (Sn)
端子形式:NO LEAD端子节距:0.5 mm
端子位置:DUAL处于峰值回流温度下的最长时间:30
宽度:1 mmBase Number Matches:1

74AUP1T98GM 数据手册

 浏览型号74AUP1T98GM的Datasheet PDF文件第2页浏览型号74AUP1T98GM的Datasheet PDF文件第3页浏览型号74AUP1T98GM的Datasheet PDF文件第4页浏览型号74AUP1T98GM的Datasheet PDF文件第5页浏览型号74AUP1T98GM的Datasheet PDF文件第6页浏览型号74AUP1T98GM的Datasheet PDF文件第7页 
74AUP1T98  
Low-power configurable gate with voltage-level translator  
Rev. 8 — 17 July 2023  
Product data sheet  
1. General description  
The 74AUP1T98 is a configurable multiple function gate with level translating, Schmitt-trigger  
inputs. The device can be configured as any of the following logic functions MUX, AND, OR,  
NAND, NOR, inverter and buffer; using the 3-bit input. All inputs can be connected directly to VCC  
or GND. Low threshold Schmitt trigger inputs allow these devices to be driven by 1.8 V logic levels  
in 3.3 V applications.  
This device ensures very low static and dynamic power consumption across the entire VCC range  
from 2.3 V to 3.6 V. This device is fully specified for partial power down applications using IOFF. The  
IOFF circuitry disables the output, preventing the potentially damaging backflow current through the  
device when it is powered down.  
2. Features and benefits  
Wide supply voltage range from 2.3 V to 3.6 V  
CMOS low power dissipation  
High noise immunity  
Complies with JEDEC standards  
JESD8-12 (0.8 V to 1.3 V)  
JESD8-11 (0.9 V to 1.65 V)  
JESD8-7 (1.65 V to 1.95 V)  
JESD8-5 (2.3 V to 2.7 V)  
JESD8C (2.7 V to 3.6 V)  
Low static power consumption; ICC = 1.5 μA (maximum)  
Latch-up performance exceeds 100 mA per JESD 78 Class II Level B  
Overvoltage tolerant inputs to 3.6 V  
Low noise overshoot and undershoot < 10 % of VCC  
IOFF circuitry provides partial Power-down mode operation  
ESD protection:  
HBM: ANSI/ESDA/JEDEC JS-001 class 3A exceeds 5000 V  
CDM: ANSI/ESDA/JEDEC JS-002 class C3 exceeds 1000 V  
Multiple package options  
Specified from -40 °C to +85 °C and -40 °C to +125 °C  
 
 

74AUP1T98GM 替代型号

型号 品牌 替代类型 描述 数据表
74AUP1T98GM NXP

功能相似

Low-power configurable gate with voltage-level translator

与74AUP1T98GM相关器件

型号 品牌 获取价格 描述 数据表
74AUP1T98GM,115 NXP

获取价格

74AUP1T98 - Low-power configurable gate with voltage-level translator SON 6-Pin
74AUP1T98GM,132 NXP

获取价格

74AUP1T98 - Low-power configurable gate with voltage-level translator SON 6-Pin
74AUP1T98GN NEXPERIA

获取价格

Low-power configurable gate with voltage-level translatorProduction
74AUP1T98GS NEXPERIA

获取价格

Low-power configurable gate with voltage-level translatorProduction
74AUP1T98GW NXP

获取价格

Low-power configurable gate with voltage-level translator
74AUP1T98GW NEXPERIA

获取价格

Low-power configurable gate with voltage-level translatorProduction
74AUP1T98GW,125 NXP

获取价格

74AUP1T98 - Low-power configurable gate with voltage-level translator TSSOP 6-Pin
74AUP1T98GW-G NXP

获取价格

IC,LOGIC GATE,2-IN MULTI-FUNC,CMOS,TSSOP,6PIN,PLASTIC
74AUP1T98GW-Q100 NEXPERIA

获取价格

Low-power configurable gate with voltage-level translator
74AUP1T98-Q100 NEXPERIA

获取价格

Low-power configurable gate with voltage-level translator