是否Rohs认证: | 符合 | 生命周期: | Active |
包装说明: | SOP, | Reach Compliance Code: | compliant |
HTS代码: | 8542.39.00.01 | 风险等级: | 5.57 |
系列: | LVC/LCX/Z | JESD-30 代码: | R-PDSO-G14 |
长度: | 8.65 mm | 逻辑集成电路类型: | D FLIP-FLOP |
位数: | 1 | 功能数量: | 2 |
端子数量: | 14 | 最高工作温度: | 125 °C |
最低工作温度: | -40 °C | 输出极性: | COMPLEMENTARY |
封装主体材料: | PLASTIC/EPOXY | 封装代码: | SOP |
封装形状: | RECTANGULAR | 封装形式: | SMALL OUTLINE |
峰值回流温度(摄氏度): | NOT SPECIFIED | 传播延迟(tpd): | 11.9 ns |
筛选级别: | AEC-Q100 | 座面最大高度: | 1.75 mm |
最大供电电压 (Vsup): | 3.6 V | 最小供电电压 (Vsup): | 1.2 V |
标称供电电压 (Vsup): | 3.3 V | 表面贴装: | YES |
技术: | CMOS | 温度等级: | AUTOMOTIVE |
端子形式: | GULL WING | 端子节距: | 1.27 mm |
端子位置: | DUAL | 处于峰值回流温度下的最长时间: | NOT SPECIFIED |
触发器类型: | POSITIVE EDGE | 宽度: | 3.9 mm |
最小 fmax: | 120 MHz | Base Number Matches: | 1 |
型号 | 品牌 | 获取价格 | 描述 | 数据表 |
74LVC74AD-Q100J | NXP |
获取价格 |
74LVC74A-Q100 - Dual D-type flip-flop with set and reset; positive-edge trigger SOIC 14-Pi | |
74LVC74AD-T | NXP |
获取价格 |
IC LVC/LCX/Z SERIES, DUAL POSITIVE EDGE TRIGGERED D FLIP-FLOP, COMPLEMENTARY OUTPUT, PDSO1 | |
74LVC74APW | NXP |
获取价格 |
Dual D-type flip-flop with set and reset; positive-edge trigger | |
74LVC74APW | NEXPERIA |
获取价格 |
Dual D-type flip-flop with set and reset; positive-edge triggerProduction | |
74LVC74APW,112 | NXP |
获取价格 |
74LVC74A - Dual D-type flip-flop with set and reset; positive-edge trigger TSSOP 14-Pin | |
74LVC74APW,118 | NXP |
获取价格 |
74LVC74A - Dual D-type flip-flop with set and reset; positive-edge trigger TSSOP 14-Pin | |
74LVC74APW/DG,118 | NXP |
获取价格 |
IC IC,FLIP-FLOP,DUAL,D TYPE,LCX/LVC-CMOS,TSSOP,14PIN,PLASTIC, FF/Latch | |
74LVC74APWDH | NXP |
获取价格 |
Dual D-type flip-flop with set and reset; positive-edge trigger | |
74LVC74APW-Q100 | NXP |
获取价格 |
LVC/LCX/Z SERIES, DUAL POSITIVE EDGE TRIGGERED D FLIP-FLOP, COMPLEMENTARY OUTPUT, PDSO14, | |
74LVC74APW-Q100 | NEXPERIA |
获取价格 |
Dual D-type flip-flop with set and reset; positive-edge trigger |