是否Rohs认证: | 不符合 | 生命周期: | Transferred |
包装说明: | SSOP, SSOP14,.3 | Reach Compliance Code: | unknown |
风险等级: | 5.79 | Is Samacsys: | N |
JESD-30 代码: | R-PDSO-G14 | JESD-609代码: | e0 |
负载电容(CL): | 50 pF | 逻辑集成电路类型: | D FLIP-FLOP |
最大频率@ Nom-Sup: | 150000000 Hz | 最大I(ol): | 0.024 A |
功能数量: | 2 | 端子数量: | 14 |
最高工作温度: | 85 °C | 最低工作温度: | -40 °C |
封装主体材料: | PLASTIC/EPOXY | 封装代码: | SSOP |
封装等效代码: | SSOP14,.3 | 封装形状: | RECTANGULAR |
封装形式: | SMALL OUTLINE, SHRINK PITCH | 电源: | 3.3 V |
Prop。Delay @ Nom-Sup: | 6.5 ns | 认证状态: | Not Qualified |
子类别: | FF/Latches | 标称供电电压 (Vsup): | 3.3 V |
表面贴装: | YES | 技术: | CMOS |
温度等级: | INDUSTRIAL | 端子面层: | Tin/Lead (Sn/Pb) |
端子形式: | GULL WING | 端子节距: | 0.635 mm |
端子位置: | DUAL | 触发器类型: | POSITIVE EDGE |
Base Number Matches: | 1 |
型号 | 品牌 | 获取价格 | 描述 | 数据表 |
74LVC74DB-T | NXP |
获取价格 |
IC LVC/LCX/Z SERIES, DUAL POSITIVE EDGE TRIGGERED D FLIP-FLOP, COMPLEMENTARY OUTPUT, PDSO1 | |
74LVC74D-T | NXP |
获取价格 |
IC LVC/LCX/Z SERIES, DUAL POSITIVE EDGE TRIGGERED D FLIP-FLOP, COMPLEMENTARY OUTPUT, PDSO1 | |
74LVC74PW | NXP |
获取价格 |
IC LVC/LCX/Z SERIES, DUAL POSITIVE EDGE TRIGGERED D FLIP-FLOP, COMPLEMENTARY OUTPUT, PDSO1 | |
74LVC821A | NXP |
获取价格 |
10-bit D-type flip-flop with 5-volt tolerant inputs/outputs; positive-edge trigger 3-State | |
74LVC821A_1 | ETC |
获取价格 |
10-bit D-type flip-flop with 5 V tolerant inputs/outputs; positive-edge trigger; 3-state | |
74LVC821A_2 | ETC |
获取价格 |
10-bit D-type flip-flop with 5 V tolerant inputs/outputs; positive-edge trigger; 3-state | |
74LVC821A_3 | ETC |
获取价格 |
10-bit D-type flip-flop with 5 V tolerant inputs/outputs; positive-edge trigger; 3-state | |
74LVC821ABQ | NXP |
获取价格 |
10-bit D-type flip-flop with 5 V tolerant inputs/outputs; positive-edge trigger; 3-state | |
74LVC821ABQ,115 | NXP |
获取价格 |
74LVC821A - 10-bit D-type flip-flop with 5 V tolerant inputs/outputs; positive-edge trigge | |
74LVC821ABQ,118 | NXP |
获取价格 |
74LVC821A - 10-bit D-type flip-flop with 5 V tolerant inputs/outputs; positive-edge trigge |