5秒后页面跳转
74LVC16374ADGG,112 PDF预览

74LVC16374ADGG,112

更新时间: 2024-09-14 14:14:35
品牌 Logo 应用领域
恩智浦 - NXP PC驱动光电二极管逻辑集成电路
页数 文件大小 规格书
20页 141K
描述
74LVC(H)16374A - 16-bit edge-triggered D-type flip-flop; 5 V tolerant; 3-state TSSOP 48-Pin

74LVC16374ADGG,112 技术参数

是否Rohs认证:符合生命周期:Transferred
零件包装代码:TSSOP包装说明:TSSOP, TSSOP48,.3,20
针数:48Reach Compliance Code:compliant
HTS代码:8542.39.00.01风险等级:5.14
Is Samacsys:N系列:LVC/LCX/Z
JESD-30 代码:R-PDSO-G48JESD-609代码:e4
长度:12.5 mm负载电容(CL):50 pF
逻辑集成电路类型:BUS DRIVER最大频率@ Nom-Sup:100000000 Hz
最大I(ol):0.024 A湿度敏感等级:1
位数:8功能数量:2
端口数量:2端子数量:48
最高工作温度:125 °C最低工作温度:-40 °C
输出特性:3-STATE输出极性:TRUE
封装主体材料:PLASTIC/EPOXY封装代码:TSSOP
封装等效代码:TSSOP48,.3,20封装形状:RECTANGULAR
封装形式:SMALL OUTLINE, THIN PROFILE, SHRINK PITCH包装方法:TUBE
峰值回流温度(摄氏度):260电源:3.3 V
Prop。Delay @ Nom-Sup:7 ns传播延迟(tpd):7.5 ns
认证状态:Not Qualified座面最大高度:1.2 mm
子类别:FF/Latches最大供电电压 (Vsup):3.6 V
最小供电电压 (Vsup):1.2 V标称供电电压 (Vsup):2.7 V
表面贴装:YES技术:CMOS
温度等级:AUTOMOTIVE端子面层:NICKEL PALLADIUM GOLD
端子形式:GULL WING端子节距:0.5 mm
端子位置:DUAL处于峰值回流温度下的最长时间:30
触发器类型:POSITIVE EDGE宽度:6.1 mm
Base Number Matches:1

74LVC16374ADGG,112 数据手册

 浏览型号74LVC16374ADGG,112的Datasheet PDF文件第2页浏览型号74LVC16374ADGG,112的Datasheet PDF文件第3页浏览型号74LVC16374ADGG,112的Datasheet PDF文件第4页浏览型号74LVC16374ADGG,112的Datasheet PDF文件第5页浏览型号74LVC16374ADGG,112的Datasheet PDF文件第6页浏览型号74LVC16374ADGG,112的Datasheet PDF文件第7页 
74LVC16374A; 74LVCH16374A  
16-bit edge-triggered D-type flip-flop; 5 V tolerant; 3-state  
Rev. 11 — 16 January 2013  
Product data sheet  
1. General description  
The 74LVC16374A and 74LVCH16374A are 16-bit edge-triggered flip-flops featuring  
separate D-type inputs with bus hold (74LVCH16374A only) for each flip-flop and 3-state  
outputs for bus-oriented applications. It consists of two sections of eight positive  
edge-triggered flip-flops. A clock input (nCP) and an output enable (nOE) are provided for  
each octal.  
The flip-flops store the state of their individual D-inputs that meet the set-up and hold time  
requirements on the LOW-to-HIGH clock (CP) transition.  
When pin nOE is LOW, the contents of the flip-flops are available at the outputs. When pin  
nOE is HIGH, the outputs go to the high-impedance OFF-state. Operation of input nOE  
does not affect the state of the flip-flops.  
Inputs can be driven from either 3.3 V or 5 V devices. When disabled, up to 5.5 V can be  
applied to the outputs. These features allow the use of these devices in mixed 3.3 V and  
5 V applications.  
Bus hold on data inputs eliminates the need for external pull-up resistors to hold unused  
inputs.  
2. Features and benefits  
5 V tolerant inputs/outputs for interfacing with 5 V logic  
Wide supply voltage range from 1.2 V to 3.6 V  
CMOS low power consumption  
Multibyte flow-through standard pinout architecture  
Low inductance multiple supply pins for minimum noise and ground bounce  
Direct interface with TTL levels  
All data inputs have bus hold (74LVCH16374A only)  
High-impedance outputs when VCC = 0 V  
Complies with JEDEC standard:  
JESD8-7A (1.65 V to 1.95 V)  
JESD8-5A (2.3 V to 2.7 V)  
JESD8-C/JESD36 (2.7 V to 3.6 V)  
ESD protection:  
HBM JESD22-A114F exceeds 2000 V  
MM JESD22-A115-B exceeds 200 V  
CDM JESD22-C101E exceeds 1000 V  
Specified from 40 C to +85 C and 40 C to +125 C  
 
 

74LVC16374ADGG,112 替代型号

型号 品牌 替代类型 描述 数据表
74LVC16374ADGG NEXPERIA

功能相似

16-bit edge-triggered D-type flip-flop; 5 V tolerant; 3-stateProduction
SN74LVCH16541ADGGR TI

功能相似

16-BIT BUFFER/DRIVER WITH 3-STATE OUTPUTS
74LCX16374MTD FAIRCHILD

功能相似

Low Voltage 16-Bit D-Type Flip-Flop with 5V Tolerant Inputs and Outputs

与74LVC16374ADGG,112相关器件

型号 品牌 获取价格 描述 数据表
74LVC16374ADGG,118 NXP

获取价格

74LVC(H)16374A - 16-bit edge-triggered D-type flip-flop; 5 V tolerant; 3-state TSSOP 48-Pi
74LVC16374ADGG,512 NXP

获取价格

74LVC(H)16374A - 16-bit edge-triggered D-type flip-flop; 5 V tolerant; 3-state TSSOP 48-Pi
74LVC16374ADGG,518 NXP

获取价格

74LVC(H)16374A - 16-bit edge-triggered D-type flip-flop; 5 V tolerant; 3-state TSSOP 48-Pi
74LVC16374ADGG-Q100 NEXPERIA

获取价格

16-bit edge-triggered D-type flip-flop; 5 V tolerant; 3-state
74LVC16374ADGG-Q1J NXP

获取价格

74LVC(H)16374A-Q100 - 16-bit edge-triggered D-type flip-flop; 5 V tolerant; 3-state TSSOP
74LVC16374ADGGRG4 TI

获取价格

16 BIT EDGE TRIGGERED D TYPE FLIP FLOP WITH 3 STATE OUTPUTS
74LVC16374ADGG-T NXP

获取价格

暂无描述
74LVC16374ADGVRE4 TI

获取价格

16 BIT EDGE TRIGGERED D TYPE FLIP FLOP WITH 3 STATE OUTPUTS
74LVC16374ADGVRG4 TI

获取价格

16-Bit Edge-Triggered D-Type Flip-Flop With 3-State Outputs
74LVC16374ADL NXP

获取价格

16-bit edge triggered D-type flip-flop with 5 Volt tolerant inputs/outputs 3-State