5秒后页面跳转
SN54LV00AJ PDF预览

SN54LV00AJ

更新时间: 2024-09-14 21:04:23
品牌 Logo 应用领域
德州仪器 - TI 输入元件逻辑集成电路
页数 文件大小 规格书
6页 101K
描述
LV/LV-A/LVX/H SERIES, QUAD 2-INPUT NAND GATE, CDIP14, 0.300 INCH, CERAMIC, DIP-14

SN54LV00AJ 技术参数

生命周期:Obsolete零件包装代码:DIP
包装说明:DIP,针数:14
Reach Compliance Code:unknownHTS代码:8542.39.00.01
风险等级:5.84系列:LV/LV-A/LVX/H
JESD-30 代码:R-GDIP-T14长度:19.56 mm
负载电容(CL):50 pF逻辑集成电路类型:NAND GATE
功能数量:4输入次数:2
端子数量:14最高工作温度:125 °C
最低工作温度:-55 °C封装主体材料:CERAMIC, GLASS-SEALED
封装代码:DIP封装形状:RECTANGULAR
封装形式:IN-LINE传播延迟(tpd):21 ns
认证状态:Not Qualified座面最大高度:5.08 mm
最大供电电压 (Vsup):5.5 V最小供电电压 (Vsup):2 V
标称供电电压 (Vsup):2.5 V表面贴装:NO
技术:CMOS温度等级:MILITARY
端子形式:THROUGH-HOLE端子节距:2.54 mm
端子位置:DUAL宽度:7.62 mm
Base Number Matches:1

SN54LV00AJ 数据手册

 浏览型号SN54LV00AJ的Datasheet PDF文件第2页浏览型号SN54LV00AJ的Datasheet PDF文件第3页浏览型号SN54LV00AJ的Datasheet PDF文件第4页浏览型号SN54LV00AJ的Datasheet PDF文件第5页浏览型号SN54LV00AJ的Datasheet PDF文件第6页 
SN54LV00A, SN74LV00A  
QUADRUPLE 2-INPUT POSITIVE-NAND GATES  
SCLS389B – SEPTEMBER 1997 – REVISED APRIL 1998  
SN54LV00A . . . J OR W PACKAGE  
SN74LV00A . . . D, DB, DGV, NS, OR PW PACKAGE  
(TOP VIEW)  
EPIC (Enhanced-Performance Implanted  
CMOS) Process  
Typical V  
< 0.8 V at V , T = 25°C  
(Output Ground Bounce)  
OLP  
CC  
A
1A  
1B  
V
CC  
1
2
3
4
5
6
7
14  
13  
12  
11  
10  
9
Typical V  
> 2 V at V , T = 25°C  
(Output V  
Undershoot)  
4B  
4A  
4Y  
3B  
3A  
3Y  
OHV  
CC  
OH  
1Y  
2A  
A
Latch-Up Performance Exceeds 250 mA Per  
JESD 17  
2B  
2Y  
ESD Protection Exceeds 2000 V Per  
MIL-STD-883, Method 3015; Exceeds 200 V  
Using Machine Model (C = 200 pF, R = 0)  
GND  
8
Package Options Include Plastic  
SN54LV00A . . . FK PACKAGE  
(TOP VIEW)  
Small-Outline (D, NS), Shrink Small-Outline  
(DB), Thin Very Small-Outline (DGV), and  
Thin Shrink Small-Outline (PW) Packages,  
Ceramic Flat (W) Packages, Chip Carriers  
(FK), and DIPs (J)  
3
2
1
20 19  
18  
4A  
NC  
4Y  
NC  
3B  
1Y  
NC  
2A  
4
5
6
7
8
17  
16  
15  
14  
description  
NC  
2B  
These quadruple 2-input positive-NAND gates  
are designed for 2-V to 5.5-V V operation.  
CC  
9 10 11 12 13  
The ’LV00A devices perform the Boolean function  
Y = A B or Y = A + B in positive logic.  
The SN54LV00A is characterized for operation  
over the full military temperature range of –55°C  
to 125°C. The SN74LV00A is characterized for  
operation from –40°C to 85°C.  
NC – No internal connection  
FUNCTION TABLE  
(each gate)  
INPUTS  
OUTPUT  
Y
A
B
H
X
L
H
L
L
H
H
X
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of  
Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.  
EPIC is a trademark of Texas Instruments Incorporated.  
Copyright 1998, Texas Instruments Incorporated  
UNLESS OTHERWISE NOTED this document contains PRODUCTION  
DATA information current as of publication date. Products conform to  
specifications per the terms of Texas Instruments standard warranty.  
Production processing does not necessarily include testing of all  
parameters.  
1
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  

与SN54LV00AJ相关器件

型号 品牌 获取价格 描述 数据表
SN54LV02A TI

获取价格

QUADRUPLE 2-INPUT POSITIVE-NOR GATES
SN54LV02A_07 TI

获取价格

QUADRUPLE 2-INPUT POSITIVE-NOR GATES
SN54LV02A_0705 TI

获取价格

QUADRUPLE 2-INPUT POSITIVE-NOR GATES
SN54LV02AFK TI

获取价格

QUADRUPLE 2-INPUT POSITIVE-NOR GATES
SN54LV02AJ TI

获取价格

QUADRUPLE 2-INPUT POSITIVE-NOR GATES
SN54LV02AW TI

获取价格

QUADRUPLE 2-INPUT POSITIVE-NOR GATES
SN54LV04 TI

获取价格

EPIC (Enhanced-Performance Implanted CMOS) 2- Process
SN54LV04A TI

获取价格

HEX INVERTERS
SN54LV04A_07 TI

获取价格

HEX INVERTERS
SN54LV04A_09 TI

获取价格

HEX INVERTERS