5秒后页面跳转
SI53019-A01AGM PDF预览

SI53019-A01AGM

更新时间: 2024-11-23 15:51:11
品牌 Logo 应用领域
芯科 - SILICON 驱动逻辑集成电路
页数 文件大小 规格书
36页 983K
描述
PLL Based Clock Driver, 53019 Series, 38 True Output(s), 0 Inverted Output(s), QFN-72

SI53019-A01AGM 技术参数

是否Rohs认证: 符合生命周期:Active
包装说明:HVQCCN,Reach Compliance Code:compliant
HTS代码:8542.39.00.01风险等级:2.23
系列:53019输入调节:DIFFERENTIAL MUX
JESD-30 代码:S-XQCC-N72长度:10 mm
逻辑集成电路类型:PLL BASED CLOCK DRIVER功能数量:1
反相输出次数:端子数量:72
实输出次数:38最高工作温度:85 °C
最低工作温度:-40 °C输出特性:3-STATE
封装主体材料:UNSPECIFIED封装代码:HVQCCN
封装形状:SQUARE封装形式:CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE
座面最大高度:0.95 mm最大供电电压 (Vsup):3.465 V
最小供电电压 (Vsup):3.135 V标称供电电压 (Vsup):3.3 V
表面贴装:YES温度等级:INDUSTRIAL
端子形式:NO LEAD端子节距:0.5 mm
端子位置:QUAD宽度:10 mm
Base Number Matches:1

SI53019-A01AGM 数据手册

 浏览型号SI53019-A01AGM的Datasheet PDF文件第2页浏览型号SI53019-A01AGM的Datasheet PDF文件第3页浏览型号SI53019-A01AGM的Datasheet PDF文件第4页浏览型号SI53019-A01AGM的Datasheet PDF文件第5页浏览型号SI53019-A01AGM的Datasheet PDF文件第6页浏览型号SI53019-A01AGM的Datasheet PDF文件第7页 
Si53019-A01A  
19-OUTPUT PCIE GEN 3 BUFFER  
Features  
Nineteen 0.7 V current-mode,  
Spread spectrum tolerable  
HCSL PCIe Gen 3 outputs  
50 ps output-to-output skew  
100 MHz /133 MHz PLL  
operation, supports PCIe and  
QPI  
Fixed 0 ps input to output delay  
Low phase jitter (Intel QPI, PCIe  
Gen 1/Gen 2/Gen 3/Gen 4  
common clock compliant  
PLL bandwidth SW SMBUS  
programming overrides the latch  
value from HW pin  
Gen 3 SRNS Compliant  
100 ps input-to-output delay  
9 selectable SMBus addresses  
Fixed external feedback path  
8 dedicated OE pin  
Extended Temperature:  
–40 to 85 °C  
Ordering Information:  
Package: 72-pin QFN  
See page 32.  
PLL or bypass mode  
Applications  
Pin Assignments  
Server  
Data Center  
Storage  
Network Security  
Description  
The Si53019-A01A is a 19-output, current mode HCSL differential clock  
buffer that meets all of the performance requirements of the Intel  
DB1900Z specification. The device is optimized for distributing reference  
®
clocks for Intel QuickPath Interconnect (Intel QPI), PCIe Gen 1/Gen 2/  
Gen 3/Gen 4, SAS, SATA, and Intel Scalable Memory Interconnect (Intel  
SMI) applications. The VCO of the device is optimized to support  
100 MHz and 133 MHz operation. Each differential output can be enabled  
2
through I C for maximum flexibility and power savings. Measuring PCIe  
clock jitter is quick and easy with the Silicon Labs PCIe Clock Jitter Tool.  
Download it for free at www.silabs.com/pcie-learningcenter.  
Patents pending  
Rev. 1.5 7/17  
Copyright © 2017 by Silicon Laboratories  
Si53019-A01A  

SI53019-A01AGM 替代型号

型号 品牌 替代类型 描述 数据表
SI53019-A01AGMR SILICON

完全替代

PLL Based Clock Driver, 53019 Series, 38 True Output(s), 0 Inverted Output(s), QFN-72

与SI53019-A01AGM相关器件

型号 品牌 获取价格 描述 数据表
SI53019-A01AGMR SILICON

获取价格

PLL Based Clock Driver, 53019 Series, 38 True Output(s), 0 Inverted Output(s), QFN-72
SI53019-A02AGM SILICON

获取价格

PLL Based Clock Driver, 53019 Series, 38 True Output(s), 0 Inverted Output(s), QFN-72
SI53019-A02AGMR SILICON

获取价格

PLL Based Clock Driver, 53019 Series, 38 True Output(s), 0 Inverted Output(s), QFN-72
SI-53019-F BEL

获取价格

SI-53019-F
SI-53020 BEL

获取价格

Telecom and Datacom Connector, ROHS COMPLIANT
SI-53021 BEL

获取价格

Telecom and Datacom Connector
SI-53021-F BEL

获取价格

SI-53021-F
SI-53022 BEL

获取价格

SI-53022
SI-53023 BEL

获取价格

SI-53023
SI-53024 BEL

获取价格

SI-53024