5秒后页面跳转
MCM67M618FN11 PDF预览

MCM67M618FN11

更新时间: 2024-09-19 21:15:55
品牌 Logo 应用领域
摩托罗拉 - MOTOROLA 信息通信管理静态存储器内存集成电路
页数 文件大小 规格书
12页 217K
描述
Cache SRAM, 64KX18, 11ns, BICMOS, PQCC52, PLASTIC, LCC-52

MCM67M618FN11 技术参数

生命周期:Obsolete零件包装代码:LCC
包装说明:QCCJ, LDCC52,.8SQ针数:52
Reach Compliance Code:unknownECCN代码:3A991.B.2.A
HTS代码:8542.32.00.41风险等级:5.77
最长访问时间:11 ns其他特性:SELF-TIMED WRITE; BURST COUNTER; BYTE WRITE
I/O 类型:COMMONJESD-30 代码:S-PQCC-J52
JESD-609代码:e0长度:19.1262 mm
内存密度:1179648 bit内存集成电路类型:CACHE SRAM
内存宽度:18功能数量:1
端口数量:1端子数量:52
字数:65536 words字数代码:64000
工作模式:SYNCHRONOUS最高工作温度:70 °C
最低工作温度:组织:64KX18
输出特性:3-STATE可输出:YES
封装主体材料:PLASTIC/EPOXY封装代码:QCCJ
封装等效代码:LDCC52,.8SQ封装形状:SQUARE
封装形式:CHIP CARRIER并行/串行:PARALLEL
电源:5 V认证状态:Not Qualified
座面最大高度:4.57 mm最大待机电流:0.095 A
最小待机电流:4.75 V子类别:SRAMs
最大压摆率:0.275 mA最大供电电压 (Vsup):5.25 V
最小供电电压 (Vsup):4.75 V标称供电电压 (Vsup):5 V
表面贴装:YES技术:BICMOS
温度等级:COMMERCIAL端子面层:Tin/Lead (Sn/Pb)
端子形式:J BEND端子节距:1.27 mm
端子位置:QUAD宽度:19.1262 mm
Base Number Matches:1

MCM67M618FN11 数据手册

 浏览型号MCM67M618FN11的Datasheet PDF文件第2页浏览型号MCM67M618FN11的Datasheet PDF文件第3页浏览型号MCM67M618FN11的Datasheet PDF文件第4页浏览型号MCM67M618FN11的Datasheet PDF文件第5页浏览型号MCM67M618FN11的Datasheet PDF文件第6页浏览型号MCM67M618FN11的Datasheet PDF文件第7页 
Order this document  
by MCM67M618/D  
SEMICONDUCTOR TECHNICAL DATA  
MCM67M618  
64K x 18 Bit BurstRAM  
Synchronous Fast Static RAM  
With Burst Counter and Self–Timed Write  
The MCM67M618 is a 1,179,648 bit synchronous static random access  
memory designed to provide a burstable, high–performance, secondary cache  
for the MC68040 and PowerPC microprocessors. It is organized as 65,536  
wordsof18bits, fabricatedusingMotorola’shigh–performancesilicon–gateBiC-  
MOS technology. The device integrates input registers, a 2–bit counter, high  
speed SRAM, and high drive capability outputs onto a single monolithic circuit  
for reduced parts count implementation of cache data RAM applications. Syn-  
chronousdesignallowsprecisecyclecontrolwiththeuseofanexternalclock(K).  
BiCMOS circuitry reduces the overall power consumption of the integrated func-  
tions for greater reliability.  
FN PACKAGE  
PLASTIC  
CASE 778–02  
PIN ASSIGNMENT  
Addresses (A0 – A15), data inputs (DQ0 – DQ17), and all control signals,  
except output enable (G), are clock (K) controlled through positive–edge–trig-  
gered noninverting registers.  
7
6
5
4
3
2
1 52 51 50 49 48 47  
46  
8
9
DQ9  
DQ10  
DQ8  
DQ7  
DQ6  
Bursts can be initiated with either transfer start processor (TSP) or transfer  
start cache controller (TSC) input pins. Subsequent burst addresses are gen-  
erated internally by the MCM67M618 (burst sequence imitates that of the  
MC68040) and controlled by the burst address advance (BAA) input pin. The fol-  
lowing pages provide more detailed information on burst controls.  
Write cycles are internally self–timed and are initiated by the rising edge of the  
clock (K) input. This feature eliminates complex off–chip write pulse generation  
and provides increased flexibility for incoming signals.  
Dual write enables (LW and UW) are provided to allow individually writeable  
bytes. LW controls DQ0 – DQ8 (the lower bits), while UW controls DQ9 – DQ17  
(the upper bits).  
This device is ideally suited for systems that require wide data bus widths and  
cache memory.  
45  
44  
43  
42  
41  
V
V
10  
CC  
SS  
11  
12  
13  
14  
15  
V
CC  
DQ11  
DQ12  
DQ13  
DQ14  
V
DQ5  
SS  
40 DQ4  
39 DQ3  
38 DQ2  
V
16  
17  
SS  
V
37  
V
V
CC  
SS  
CC  
DQ15  
DQ16  
DQ17  
18  
19  
20  
36  
35 DQ1  
34 DQ0  
21 22 23 24 25 26 27 28 29 30 31 32 33  
Single 5 V ± 5% Power Supply  
Fast Access Times: 9/11/14 ns Max and  
Cycle Times: 12.5/15/20 ns Min  
PIN NAMES  
Byte Writeable via Dual Write Strobes  
Internal Input Registers (Address, Data, Control)  
Internally Self–Timed Write Cycle  
TSP, TSC, and BAA Burst Control Pins  
Asynchronous Output Enable Controlled Three–State Outputs  
Common Data Inputs and Data Outputs  
High Board Density 52–PLCC Package  
3.3 V I/O Compatible  
A0 – A15 . . . . . . . . . . . . . . . . Address Inputs  
K . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Clock  
BAA . . . . . . . . . . . . Burst Address Advance  
LW . . . . . . . . . . . . Lower Byte Write Enable  
UW . . . . . . . . . . . . Upper Byte Write Enable  
TSP, TSC . . . . . . . . . . . . . . . . Transfer Start  
E . . . . . . . . . . . . . . . . . . . . . . . . . Chip Enable  
G . . . . . . . . . . . . . . . . . . . . . . Output Enable  
DQ0 – DQ17 . . . . . . . . . . Data Input/Output  
V
CC  
V
SS  
. . . . . . . . . . . . . . . . + 5 V Power Supply  
. . . . . . . . . . . . . . . . . . . . . . . . . . Ground  
All power supply and ground pins must be  
connected for proper operation of the device.  
BurstRAM is a trademark of Motorola, Inc.  
PowerPC is a trademark of IBM Corp.  
REV 6  
5/95  
Motorola, Inc. 1994  

与MCM67M618FN11相关器件

型号 品牌 获取价格 描述 数据表
MCM67N518AFN5 MOTOROLA

获取价格

32KX18 CACHE SRAM, 5ns, PQCC52, PLASTIC, LCC-52
MCM67N518AFN7 MOTOROLA

获取价格

32KX18 CACHE SRAM, 7ns, PQCC52, PLASTIC, LCC-52
MCM67N618AFN5 MOTOROLA

获取价格

64KX18 CACHE SRAM, PQCC52, PLASTIC, LCC-52
MCM67N618AFN7 MOTOROLA

获取价格

64KX18 CACHE SRAM, PQCC52, PLASTIC, LCC-52
MCM67P618FN6 MOTOROLA

获取价格

64KX18 APPLICATION SPECIFIC SRAM, 6ns, PQCC52, PLASTIC, LCC-52
MCM67P618FN8 MOTOROLA

获取价格

64KX18 APPLICATION SPECIFIC SRAM, 8ns, PQCC52, PLASTIC, LCC-52
MCM67P804WJ10 MOTOROLA

获取价格

256KX4 APPLICATION SPECIFIC SRAM, 6ns, PDSO32, 0.400 INCH, SOJ-32
MCM67P804WJ10R2 MOTOROLA

获取价格

256KX4 APPLICATION SPECIFIC SRAM, 6ns, PDSO32, 0.400 INCH, SOJ-32
MCM67P804WJ12 MOTOROLA

获取价格

Application Specific SRAM, 256KX4, 7ns, BICMOS, PDSO32, 0.400 INCH, SOJ-32
MCM67P804WJ12R2 MOTOROLA

获取价格

256KX4 APPLICATION SPECIFIC SRAM, 7ns, PDSO32, 0.400 INCH, SOJ-32