5秒后页面跳转
MC100LVEL34DR2G PDF预览

MC100LVEL34DR2G

更新时间: 2024-11-24 05:30:07
品牌 Logo 应用领域
安森美 - ONSEMI 时钟驱动器时钟发生器逻辑集成电路光电二极管
页数 文件大小 规格书
10页 145K
描述
3.3V ECL ±2, ±4, ±8 Clock Generation Chip

MC100LVEL34DR2G 技术参数

是否无铅:不含铅生命周期:Active
零件包装代码:SOIC包装说明:SOP, SOP16,.25
针数:16Reach Compliance Code:compliant
HTS代码:8542.39.00.01Factory Lead Time:6 weeks
风险等级:5.5Is Samacsys:N
其他特性:NECL MODE: 0V VCC WITH VEE = -3V TO -3.8V系列:100LVEL
输入调节:DIFFERENTIALJESD-30 代码:R-PDSO-G16
JESD-609代码:e3长度:9.9 mm
逻辑集成电路类型:LOW SKEW CLOCK DRIVER湿度敏感等级:1
功能数量:1反相输出次数:
端子数量:16实输出次数:3
最高工作温度:85 °C最低工作温度:-40 °C
封装主体材料:PLASTIC/EPOXY封装代码:SOP
封装等效代码:SOP16,.25封装形状:RECTANGULAR
封装形式:SMALL OUTLINE峰值回流温度(摄氏度):260
电源:+-3.3 VProp。Delay @ Nom-Sup:1 ns
传播延迟(tpd):1 ns认证状态:Not Qualified
座面最大高度:1.75 mm子类别:Clock Drivers
最大供电电压 (Vsup):3.8 V最小供电电压 (Vsup):3 V
标称供电电压 (Vsup):3.3 V表面贴装:YES
技术:ECL温度等级:INDUSTRIAL
端子面层:Tin (Sn)端子形式:GULL WING
端子节距:1.27 mm端子位置:DUAL
处于峰值回流温度下的最长时间:40宽度:3.9 mm
最小 fmax:1500 MHzBase Number Matches:1

MC100LVEL34DR2G 数据手册

 浏览型号MC100LVEL34DR2G的Datasheet PDF文件第2页浏览型号MC100LVEL34DR2G的Datasheet PDF文件第3页浏览型号MC100LVEL34DR2G的Datasheet PDF文件第4页浏览型号MC100LVEL34DR2G的Datasheet PDF文件第5页浏览型号MC100LVEL34DR2G的Datasheet PDF文件第6页浏览型号MC100LVEL34DR2G的Datasheet PDF文件第7页 
MC100LVEL34  
3.3VꢀECL ÷ 2, ÷ 4, ÷ 8 Clock  
Generation Chip  
Description  
The MC100LVEL34 is a low skew ÷ 2, ÷ 4, ÷ 8 clock generation  
chip designed explicitly for low skew clock generation applications.  
The internal dividers are synchronous to each other, therefore, the  
http://onsemi.com  
common output edges are all precisely aligned. The V  
pin, an  
BB  
internally generated voltage supply, is available to this device only.  
For singleended input conditions, the unused differential input is  
MARKING  
DIAGRAMS*  
connected to V as a switching reference voltage. V may also  
BB  
BB  
rebias AC coupled inputs. When used, decouple V and V via a  
0.01 mF capacitor and limit current sourcing or sinking to 0.5 mA.  
BB  
CC  
16  
1
16  
When not used, V should be left open.  
BB  
100LVEL34G  
AWLYWW  
1
The common enable (EN) is synchronous so that the internal  
dividers will only be enabled/disabled when the internal clock is  
already in the LOW state. This avoids any chance of generating a runt  
clock pulse on the internal clock when the device is enabled/disabled  
as can happen with an asynchronous control. An internal runt pulse  
could lead to losing synchronization between the internal divider  
stages. The internal enable flip-flop is clocked on the falling edge of  
the input clock; therefore, all associated specification limits are  
referenced to the negative edge of the clock input.  
SO16  
D SUFFIX  
CASE 751B  
16  
16  
100  
VL34  
ALYW G  
G
1
Upon startup, the internal flip-flops will attain a random state; the  
master reset (MR) input allows for the synchronization of the internal  
dividers, as well as multiple LVEL34s in a system.  
TSSOP16  
DT SUFFIX  
CASE 948F  
1
Features  
A
= Assembly Location  
= Year  
L, WL = Wafer Lot  
Y
W, WW = Work Week  
50 ps Typical Output-to-Output Skew  
Synchronous Enable/Disable  
G or G = PbFree Package  
Master Reset for Synchronization  
1.5 GHz Toggle Frequency  
The 100 Series Contains Temperature Compensation.  
(Note: Microdot may be in either location)  
*For additional marking information, refer to  
Application Note AND8002/D.  
PECL Mode Operating Range:  
V
CC  
= 3.0 V to 3.8 V with V = 0 V  
EE  
ORDERING INFORMATION  
See detailed ordering and shipping information in the package  
dimensions section on page 7 of this data sheet.  
NECL Mode Operating Range:  
= 0 V with V = 3.0 V to 3.8 V  
V
CC  
EE  
Open Input Default State  
LVDS Input Compatible  
PbFree Packages are Available  
©
Semiconductor Components Industries, LLC, 2006  
1
Publication Order Number:  
November, 2006 Rev. 2  
MC100LVEL34/D  

MC100LVEL34DR2G 替代型号

型号 品牌 替代类型 描述 数据表
MC100LVEL34DR2 ONSEMI

完全替代

3.3V ECL ±2, ±4, ±8 Clock Generation Chip
MC100LVEL34DG ONSEMI

完全替代

3.3V ECL ±2, ±4, ±8 Clock Generation Chip
MC100LVEL34D ONSEMI

完全替代

3.3V ECL ±2, ±4, ±8 Clock Generation Chip

与MC100LVEL34DR2G相关器件

型号 品牌 获取价格 描述 数据表
MC100LVEL34DT ONSEMI

获取价格

3.3V ECL ±2, ±4, ±8 Clock Generation Chip
MC100LVEL34DT ROCHESTER

获取价格

100LVEL SERIES, LOW SKEW CLOCK DRIVER, 3 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PDSO16, LEA
MC100LVEL34DTG ONSEMI

获取价格

3.3V ECL ±2, ±4, ±8 Clock Generation Chip
MC100LVEL34DTG ROCHESTER

获取价格

100LVEL SERIES, LOW SKEW CLOCK DRIVER, 3 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PDSO16, LEA
MC100LVEL34DTR2 ONSEMI

获取价格

3.3V ECL ±2, ±4, ±8 Clock Generation Chip
MC100LVEL34DTR2G ONSEMI

获取价格

3.3V ECL ±2, ±4, ±8 Clock Generation Chip
MC100LVEL37 ONSEMI

获取价格

1:4 ±1/±2 ECL/PECL Clock Fanout Buffer
MC100LVEL37_06 ONSEMI

获取价格

3.3V ECL 1:4 ±1/±2 Clock Fanout Buffer
MC100LVEL37DW ONSEMI

获取价格

3.3V ECL 1:4 ±1/±2 Clock Fanout Buffer
MC100LVEL37DW MOTOROLA

获取价格

1:4 ±1/±2 ECL/PECL Clock Fanout Buffer