5秒后页面跳转
HMP31GP7AFR4C-Y5 PDF预览

HMP31GP7AFR4C-Y5

更新时间: 2024-09-17 05:36:19
品牌 Logo 应用领域
海力士 - HYNIX 存储内存集成电路动态存储器双倍数据速率时钟
页数 文件大小 规格书
18页 195K
描述
240pin Registered DDR2 SDRAM DIMMs based on 2Gb version A

HMP31GP7AFR4C-Y5 技术参数

是否Rohs认证:符合生命周期:Obsolete
零件包装代码:DMA包装说明:DIMM, DIMM240,40
针数:240Reach Compliance Code:unknown
ECCN代码:EAR99HTS代码:8542.32.00.36
风险等级:5.81Is Samacsys:N
访问模式:DUAL BANK PAGE BURST最长访问时间:0.45 ns
其他特性:AUTO/SELF REFRESH最大时钟频率 (fCLK):333 MHz
I/O 类型:COMMONJESD-30 代码:R-XDMA-N240
内存密度:77309411328 bit内存集成电路类型:DDR DRAM MODULE
内存宽度:72功能数量:1
端口数量:1端子数量:240
字数:1073741824 words字数代码:1000000000
工作模式:SYNCHRONOUS最高工作温度:55 °C
最低工作温度:组织:1GX72
输出特性:3-STATE封装主体材料:UNSPECIFIED
封装代码:DIMM封装等效代码:DIMM240,40
封装形状:RECTANGULAR封装形式:MICROELECTRONIC ASSEMBLY
峰值回流温度(摄氏度):260电源:1.8 V
认证状态:Not Qualified刷新周期:8192
自我刷新:YES最大待机电流:1.08 A
子类别:Other Memory ICs最大压摆率:6.59 mA
最大供电电压 (Vsup):1.9 V最小供电电压 (Vsup):1.7 V
标称供电电压 (Vsup):1.8 V表面贴装:NO
技术:CMOS温度等级:COMMERCIAL
端子形式:NO LEAD端子节距:1 mm
端子位置:DUAL处于峰值回流温度下的最长时间:20
Base Number Matches:1

HMP31GP7AFR4C-Y5 数据手册

 浏览型号HMP31GP7AFR4C-Y5的Datasheet PDF文件第2页浏览型号HMP31GP7AFR4C-Y5的Datasheet PDF文件第3页浏览型号HMP31GP7AFR4C-Y5的Datasheet PDF文件第4页浏览型号HMP31GP7AFR4C-Y5的Datasheet PDF文件第5页浏览型号HMP31GP7AFR4C-Y5的Datasheet PDF文件第6页浏览型号HMP31GP7AFR4C-Y5的Datasheet PDF文件第7页 
240pin Registered DDR2 SDRAM DIMMs based on 2Gb version A  
This Hynix Registered Dual In-Line Memory Module (DIMM) series consists of 2Gb version A DDR2  
SDRAMs in Fine Ball Grid Array (FBGA) packages on a 240pin glass-epoxy substrate. This Hynix 2Gb ver-  
sion A based Registered DDR2 DIMM series provide a high performance 8 byte interface in 5.25" width  
form factor of industry standard. It is suitable for easy interchange and addition.  
FEATURES  
JEDEC standard Double Data Rate2 Synchro-  
nous DRAMs (DDR2 SDRAMs) with 1.8V +/-  
0.1V Power Supply  
Fully differential clock operations (CK & CK)  
Programmable Burst Length 4 / 8 with both  
sequential and interleave mode  
All inputs and outputs are compatible with  
SSTL_1.8 interface  
Auto refresh and self refresh supported  
8192 refresh cycles / 64ms  
8 Bank architecture  
Serial presence detect with EEPROM  
DDR2 SDRAM Package: 60 ball(x4/x8)  
133.35 x 30.00 mm form factor  
RoHS compliant  
Posted CAS  
Programmable CAS Latency 3, 4, 5, 6  
OCD (Off-Chip Driver Impedance Adjustment)  
ODT (On-Die Termination)  
ORDERING INFORMATION  
# of  
DRAMs  
# of  
ranks  
Parity  
Support  
Part Name  
Density  
Organization  
HMP31GP7AFR4C - Y5/S5/S6  
8GB  
1G X 72  
36  
2
O
This document is a general product description and is subject to change without notice. Hynix Semiconductor does not assume any  
responsibility for use of circuits described. No patent licenses are implied.  
Rev. 0.1 / Jan. 2009  
1

与HMP31GP7AFR4C-Y5相关器件

型号 品牌 获取价格 描述 数据表
HMP31GP7EMR4C-C4 HYNIX

获取价格

240pin Registered DDR2 SDRAM DIMMs
HMP31GP7EMR4C-Y5 HYNIX

获取价格

240pin Registered DDR2 SDRAM DIMMs
HMP351S6AFR8C-S5 HYNIX

获取价格

200pin Unbuffered DDR2 SDRAM SO-DIMMs based on 2Gb version A
HMP351S6AFR8C-S6 HYNIX

获取价格

200pin Unbuffered DDR2 SDRAM SO-DIMMs based on 2Gb version A
HMP351S6AFR8C-Y5 HYNIX

获取价格

200pin Unbuffered DDR2 SDRAM SO-DIMMs based on 2Gb version A
HMP351U6AFR8C-S5 HYNIX

获取价格

240pin DDR2 SDRAM Unbuffered DIMMs based on 2Gb A version
HMP351U6AFR8C-S6 HYNIX

获取价格

240pin DDR2 SDRAM Unbuffered DIMMs based on 2Gb A version
HMP351U6AFR8C-Y5 HYNIX

获取价格

240pin DDR2 SDRAM Unbuffered DIMMs based on 2Gb A version
HMP351U7AFR8C-S5 HYNIX

获取价格

240pin DDR2 SDRAM Unbuffered DIMMs based on 2Gb A version
HMP351U7AFR8C-S6 HYNIX

获取价格

240pin DDR2 SDRAM Unbuffered DIMMs based on 2Gb A version