5秒后页面跳转
CY7C1041CV33-20ZE PDF预览

CY7C1041CV33-20ZE

更新时间: 2024-12-01 05:19:03
品牌 Logo 应用领域
赛普拉斯 - CYPRESS /
页数 文件大小 规格书
12页 599K
描述
4-Mbit (256K x 16) Static RAM

CY7C1041CV33-20ZE 技术参数

是否无铅: 含铅是否Rohs认证: 不符合
生命周期:Obsolete零件包装代码:TSOP2
包装说明:TSOP2-44针数:44
Reach Compliance Code:not_compliantECCN代码:3A991.B.2.A
HTS代码:8542.32.00.41风险等级:5.17
最长访问时间:20 nsI/O 类型:COMMON
JESD-30 代码:R-PDSO-G44JESD-609代码:e0
长度:18.415 mm内存密度:4194304 bit
内存集成电路类型:STANDARD SRAM内存宽度:16
湿度敏感等级:3功能数量:1
端子数量:44字数:262144 words
字数代码:256000工作模式:ASYNCHRONOUS
最高工作温度:125 °C最低工作温度:-40 °C
组织:256KX16输出特性:3-STATE
封装主体材料:PLASTIC/EPOXY封装代码:TSOP2
封装等效代码:TSOP44,.46,32封装形状:RECTANGULAR
封装形式:SMALL OUTLINE, THIN PROFILE并行/串行:PARALLEL
峰值回流温度(摄氏度):240电源:3.3 V
认证状态:Not Qualified筛选级别:AEC-Q100
座面最大高度:1.194 mm最大待机电流:0.015 A
最小待机电流:3 V子类别:SRAMs
最大压摆率:0.09 mA最大供电电压 (Vsup):3.6 V
最小供电电压 (Vsup):3 V标称供电电压 (Vsup):3.3 V
表面贴装:YES技术:CMOS
温度等级:AUTOMOTIVE端子面层:Tin/Lead (Sn/Pb)
端子形式:GULL WING端子节距:0.8 mm
端子位置:DUAL处于峰值回流温度下的最长时间:30
宽度:10.16 mmBase Number Matches:1

CY7C1041CV33-20ZE 数据手册

 浏览型号CY7C1041CV33-20ZE的Datasheet PDF文件第2页浏览型号CY7C1041CV33-20ZE的Datasheet PDF文件第3页浏览型号CY7C1041CV33-20ZE的Datasheet PDF文件第4页浏览型号CY7C1041CV33-20ZE的Datasheet PDF文件第5页浏览型号CY7C1041CV33-20ZE的Datasheet PDF文件第6页浏览型号CY7C1041CV33-20ZE的Datasheet PDF文件第7页 
CY7C1041CV33  
4-Mbit (256K x 16) Static RAM  
Features  
Functional Description[1]  
• Pin equivalent to CY7C1041BV33  
• Temperature Ranges  
The CY7C1041CV33 is a high-performance CMOS Static  
RAM organized as 262,144 words by 16 bits.  
Writing to the device is accomplished by taking Chip Enable  
(CE) and Write Enable (WE) inputs LOW. If Byte LOW Enable  
(BLE) is LOW, then data from I/O pins (I/O0–I/O7), is written  
into the location specified on the address pins (A0–A17). If Byte  
HIGH Enable (BHE) is LOW, then data from I/O pins  
(I/O8–I/O15) is written into the location specified on the  
address pins (A0–A17).  
— Commercial: 0°C to 70°C  
— Industrial: –40°C to 85°C  
— Automotive-A: –40°C to 85°C  
— Automotive-E: –40°C to 125°C  
• High speed  
— tAA = 10 ns  
Reading from the device is accomplished by taking Chip  
Enable (CE) and Output Enable (OE) LOW while forcing the  
Write Enable (WE) HIGH. If Byte LOW Enable (BLE) is LOW,  
then data from the memory location specified by the address  
pins will appear on I/O0 – I/O7. If Byte HIGH Enable (BHE) is  
LOW, then data from memory will appear on I/O8 to I/O15. See  
the truth table at the back of this data sheet for a complete  
description of Read and Write modes.  
• Low active power  
— 324 mW (max.)  
• 2.0V data retention  
• Automatic power-down when deselected  
• TTL-compatible inputs and outputs  
• Easy memory expansion with CE and OE features  
The input/output pins (I/O0–I/O15  
)
are placed in  
a
high-impedance state when the device is deselected (CE  
HIGH), the outputs are disabled (OE HIGH), the BHE and BLE  
are disabled (BHE, BLE HIGH), or during a Write operation  
(CE LOW, and WE LOW).  
• Available in Pb-free and non Pb-free 44-pin 400-mil-  
SOJ, 44-pin TSOP II and 48-ball FBGA packages  
The CY7C1041CV33 is available in a standard 44-pin  
400-mil-wide body width SOJ and 44-pin TSOP II package  
with center power and ground (revolutionary) pinout, as well  
as a 48-ball fine-pitch ball grid array (FBGA) package.  
Logic Block Diagram  
Pin Configuration  
SOJ/  
TSOP II  
Top View  
INPUT BUFFER  
44  
43  
42  
41  
40  
39  
38  
1
2
3
4
5
6
A
A
17  
0
A
A
16  
A
0
1
A
A
15  
A
1
2
A
2
A
OE  
BHE  
BLE  
3
I/O –I/O  
256K × 16  
0
7
A
A
3
4
ARRAY  
A
4
CE  
I/O –I/O  
A
I/O  
I/O  
5
7
8
15  
0
15  
A
6
37  
36  
35  
34  
33  
32  
I/O  
I/O  
8
I/O  
I/O  
1
2
14  
13  
12  
A
7
9
A
8
10  
11  
12  
13  
I/O  
V
SS  
I/O  
3
CC  
V
SS  
V
V
CC  
I/O  
I/O  
I/O  
4
5
6
7
11  
10  
COLUMN  
DECODER  
31  
30  
29  
28  
I/O  
I/O  
I/O  
14  
15  
16  
I/O  
9
8
I/O  
WE 17  
NC  
18  
27  
26  
25  
A
14  
A
5
BHE  
WE  
CE  
OE  
BLE  
19  
A
A
6
13  
A
20  
21  
22  
A
7
12  
A
11  
A
24  
23  
8
9
A
A
10  
Notes:  
1. For guidelines on SRAM system design, please refer to the “System Design Guidelines” Cypress application note, available on the internet at www.cypress.com.  
Cypress Semiconductor Corporation  
Document #: 38-05134 Rev. *H  
198 Champion Court  
San Jose, CA 95134-1709  
408-943-2600  
Revised September 1, 2006  
[+] Feedback  

与CY7C1041CV33-20ZE相关器件

型号 品牌 获取价格 描述 数据表
CY7C1041CV33-20ZI CYPRESS

获取价格

256K x 16 Static RAM
CY7C1041CV33-20ZIT CYPRESS

获取价格

Standard SRAM, 256KX16, 20ns, CMOS, PDSO44, TSOP2-44
CY7C1041CV33-20ZSXA CYPRESS

获取价格

4-Mbit (256K x 16) Static RAM
CY7C1041CV33-20ZSXE CYPRESS

获取价格

4-Mbit (256K x 16) Static RAM
CY7C1041CV33-20ZXC CYPRESS

获取价格

4-Mbit (256K x 16) Static RAM
CY7C1041CV33-20ZXC ROCHESTER

获取价格

256KX16 STANDARD SRAM, 20ns, PDSO44, LEAD FREE, TSOP2-44
CY7C1041CV33-20ZXCT ROCHESTER

获取价格

256KX16 STANDARD SRAM, 20ns, PDSO44, LEAD FREE, TSOP2-44
CY7C1041CV33-8ZSXC CYPRESS

获取价格

4-Mbit (256 K × 16) Static RAM
CY7C1041CV33-8ZSXI CYPRESS

获取价格

Standard SRAM, 256KX16, 8ns, CMOS, PDSO44, LEAD FREE, TSOP2-44
CY7C1041CV33AUTO CYPRESS

获取价格

4-Mbit (256 K × 16) Static RAM TTL-compatible