5秒后页面跳转
74LVQ174M PDF预览

74LVQ174M

更新时间: 2024-11-19 22:53:19
品牌 Logo 应用领域
意法半导体 - STMICROELECTRONICS 触发器锁存器逻辑集成电路光电二极管
页数 文件大小 规格书
10页 73K
描述
HEX D-TYPE FLIP FLOP WITH CLEAR

74LVQ174M 技术参数

是否Rohs认证:符合生命周期:Obsolete
零件包装代码:SOIC包装说明:SOP-16
针数:16Reach Compliance Code:compliant
HTS代码:8542.39.00.01风险等级:5.27
Is Samacsys:N系列:LVQ
JESD-30 代码:R-PDSO-G16JESD-609代码:e0
长度:9.9 mm负载电容(CL):50 pF
逻辑集成电路类型:D FLIP-FLOP最大频率@ Nom-Sup:70000000 Hz
最大I(ol):0.024 A位数:6
功能数量:1端子数量:16
最高工作温度:125 °C最低工作温度:-55 °C
输出极性:TRUE封装主体材料:PLASTIC/EPOXY
封装代码:SOP封装等效代码:SOP16,.25
封装形状:RECTANGULAR封装形式:SMALL OUTLINE
包装方法:TUBE电源:3.3 V
Prop。Delay @ Nom-Sup:11 ns传播延迟(tpd):14.5 ns
认证状态:Not Qualified座面最大高度:1.75 mm
子类别:FF/Latches最大供电电压 (Vsup):3.6 V
最小供电电压 (Vsup):2 V标称供电电压 (Vsup):2.7 V
表面贴装:YES技术:CMOS
温度等级:MILITARY端子面层:Tin/Lead (Sn/Pb)
端子形式:GULL WING端子节距:1.27 mm
端子位置:DUAL触发器类型:POSITIVE EDGE
宽度:3.9 mm最小 fmax:70 MHz
Base Number Matches:1

74LVQ174M 数据手册

 浏览型号74LVQ174M的Datasheet PDF文件第2页浏览型号74LVQ174M的Datasheet PDF文件第3页浏览型号74LVQ174M的Datasheet PDF文件第4页浏览型号74LVQ174M的Datasheet PDF文件第5页浏览型号74LVQ174M的Datasheet PDF文件第6页浏览型号74LVQ174M的Datasheet PDF文件第7页 
74LVQ174  
HEX D-TYPE FLIP FLOP WITH CLEAR  
HIGH SPEED:  
fMAX =150MHz(TYP.) at VCC =3.3V  
COMPATIBLEWITH TTL OUTPUTS  
LOW POWER DISSIPATION:  
I
CC =4 µA (MAX.) at TA =25 oC  
M
T
LOWNOISE:  
(Micro Package)  
(TSSOPPackage)  
VOLP =0.3 V (TYP.)at VCC = 3.3V  
75TRANSMISSIONLINEDRIVING  
CAPABILITY  
SYMMETRICAL OUTPUT IMPEDANCE:  
|IOH| = IOL = 12 mA (MIN)  
ORDER CODES :  
74LVQ174M  
74LVQ174T  
3.3V applications.  
PCI BUSLEVELSGUARANTEED AT 24mA  
BALANCEDPROPAGATIONDELAYS:  
tPLH tPHL  
Information signals applied to D inputs are  
transfered to the Q outputs on the positive going  
edge of the clock pulse.  
When the CLEAR input is held low, the Q outputs  
are held low independentelyof the other inputs .  
It has better speed performance at 3.3V than 5V  
LS-TTL family combined with the true CMOS low  
power consumption.  
OPERATING VOLTAGERANGE:  
VCC (OPR)= 2V to 3.6V(1.2VDataRetention)  
PIN AND FUNCTION COMPATIBLEWITH  
74 SERIES174  
IMPROVED LATCH-UP IMMUNITY  
All inputs and outputs are equipped with  
protection circuits against static discharge, giving  
them 2KV ESD immunity and transient excess  
voltage.  
DESCRIPTION  
The LVQ174 is a low voltage CMOS HEX  
D-TYPE FLIP FLOP WITH CLEAR NON  
INVERTING fabricated with sub-micron silicon  
gate and double-layer metal wiring C2MOS  
technology.It is ideal for low power and low noise  
PIN CONNECTION AND IEC LOGIC SYMBOLS  
1/10  
February 1999  

与74LVQ174M相关器件

型号 品牌 获取价格 描述 数据表
74LVQ174MTR STMICROELECTRONICS

获取价格

HEX D-TYPE FLIP FLOP WITH CLEAR
74LVQ174PC TI

获取价格

LVQ SERIES, POSITIVE EDGE TRIGGERED D FLIP-FLOP, TRUE OUTPUT, PDIP16, PLASTIC, DIP-16
74LVQ174SC STMICROELECTRONICS

获取价格

Low Voltage Hex D-Type Flip-Flop with Master Reset
74LVQ174SC FAIRCHILD

获取价格

Low Voltage Hex D-Type Flip-Flop with Master Reset
74LVQ174SCX FAIRCHILD

获取价格

D Flip-Flop, LVQ Series, 1-Func, Positive Edge Triggered, 6-Bit, True Output, CMOS, PDSO16
74LVQ174SCX TI

获取价格

LVQ SERIES, POSITIVE EDGE TRIGGERED D FLIP-FLOP, TRUE OUTPUT, PDSO16, 0.150 INCH, PLASTIC,
74LVQ174SJ FAIRCHILD

获取价格

Low Voltage Hex D-Type Flip-Flop with Master Reset
74LVQ174SJ STMICROELECTRONICS

获取价格

Low Voltage Hex D-Type Flip-Flop with Master Reset
74LVQ174SJX FAIRCHILD

获取价格

D Flip-Flop, LVQ Series, 1-Func, Positive Edge Triggered, 6-Bit, True Output, CMOS, PDSO16
74LVQ174SJX TI

获取价格

LVQ SERIES, POSITIVE EDGE TRIGGERED D FLIP-FLOP, TRUE OUTPUT, PDSO16, EIAJ TYPE2, PLASTIC,