5秒后页面跳转
74LVQ174SJX PDF预览

74LVQ174SJX

更新时间: 2024-11-17 20:28:59
品牌 Logo 应用领域
飞兆/仙童 - FAIRCHILD 光电二极管逻辑集成电路触发器
页数 文件大小 规格书
6页 81K
描述
D Flip-Flop, LVQ Series, 1-Func, Positive Edge Triggered, 6-Bit, True Output, CMOS, PDSO16, EIAJ, PLASTIC, SOIC-16

74LVQ174SJX 技术参数

是否Rohs认证: 符合生命周期:Obsolete
零件包装代码:SOIC包装说明:SOP, SOP16,.3
针数:16Reach Compliance Code:compliant
HTS代码:8542.39.00.01风险等级:5.21
Is Samacsys:N系列:LVQ
JESD-30 代码:R-PDSO-G16JESD-609代码:e3
长度:10.1 mm负载电容(CL):50 pF
逻辑集成电路类型:D FLIP-FLOP最大频率@ Nom-Sup:70000000 Hz
最大I(ol):0.012 A湿度敏感等级:1
位数:6功能数量:1
端子数量:16最高工作温度:85 °C
最低工作温度:-40 °C输出极性:TRUE
封装主体材料:PLASTIC/EPOXY封装代码:SOP
封装等效代码:SOP16,.3封装形状:RECTANGULAR
封装形式:SMALL OUTLINE包装方法:TAPE AND REEL
峰值回流温度(摄氏度):260电源:3.3 V
Prop。Delay @ Nom-Sup:12.5 ns传播延迟(tpd):12 ns
认证状态:Not Qualified座面最大高度:2.1 mm
子类别:FF/Latches最大供电电压 (Vsup):3.6 V
最小供电电压 (Vsup):2 V标称供电电压 (Vsup):3.3 V
表面贴装:YES技术:CMOS
温度等级:INDUSTRIAL端子面层:Matte Tin (Sn)
端子形式:GULL WING端子节距:1.27 mm
端子位置:DUAL处于峰值回流温度下的最长时间:NOT SPECIFIED
触发器类型:POSITIVE EDGE宽度:5.3 mm
最小 fmax:70 MHzBase Number Matches:1

74LVQ174SJX 数据手册

 浏览型号74LVQ174SJX的Datasheet PDF文件第2页浏览型号74LVQ174SJX的Datasheet PDF文件第3页浏览型号74LVQ174SJX的Datasheet PDF文件第4页浏览型号74LVQ174SJX的Datasheet PDF文件第5页浏览型号74LVQ174SJX的Datasheet PDF文件第6页 
May 1998  
74LVQ174  
Low Voltage Hex D-Type Flip-Flop with Master Reset  
General Description  
Features  
n Ideal for low power/low noise 3.3V applications  
The LVQ174 is a high-speed hex D-type flip-flop. The device  
is used primarily as a 6-bit edge-triggered storage register.  
The information on the D inputs is transferred to storage dur-  
ing the LOW-to-HIGH clock transition. The device has a  
Master Reset to simultaneously clear all flip-flops.  
n Guaranteed simultaneous switching noise level and  
dynamic threshold performance  
n Guaranteed pin-to-pin skew AC performance  
n Guaranteed incident wave switching into 75  
Ordering Code:  
Order Number  
74LVQ174SC  
74LVQ174SJ  
Package Number  
M16A  
Package Description  
16-Lead (0.150" Wide) Small Outline Integrated Circuit, SOIC JEDEC  
16-Lead Molded Small Outline Package, SOIC EIAJ  
M16D  
Devices also available in Tape and Reel. Specify by appending suffix letter “X” to the ordering code.  
Logic Symbols  
Connection Diagram  
Pin Assignment for  
SOIC JEDEC and EIAJ  
DS011353-1  
IEEE/IEC  
DS011353-3  
Pin Descriptions  
Pin Names  
Description  
D0–D5  
CP  
Data Inputs  
Clock Pulse Input  
Master Reset Input  
Outputs  
MR  
Q0–Q5  
DS011353-2  
© 1998 Fairchild Semiconductor Corporation  
DS011353  
www.fairchildsemi.com  

与74LVQ174SJX相关器件

型号 品牌 获取价格 描述 数据表
74LVQ174T STMICROELECTRONICS

获取价格

HEX D-TYPE FLIP FLOP WITH CLEAR
74LVQ174TTR STMICROELECTRONICS

获取价格

HEX D-TYPE FLIP FLOP WITH CLEAR
74LVQ20 STMICROELECTRONICS

获取价格

DUAL 4-INPUT NAND GATE
74LVQ20M STMICROELECTRONICS

获取价格

DUAL 4-INPUT NAND GATE
74LVQ20MTR STMICROELECTRONICS

获取价格

DUAL 4-INPUT NAND GATE
74LVQ20TTR STMICROELECTRONICS

获取价格

DUAL 4-INPUT NAND GATE
74LVQ240 STMICROELECTRONICS

获取价格

LOW VOLTAGE OCTAL BUS BUFFER WITH 3 STATE OUTPUTS INVERTED
74LVQ240 FAIRCHILD

获取价格

Low Voltage Octal Buffer/Line Driver with 3-STATE Outputs
74LVQ240_01 STMICROELECTRONICS

获取价格

Low Voltage Octal Buffer/Line Driver with 3-STATE Outputs
74LVQ240_04 STMICROELECTRONICS

获取价格

LOW VOLTAGE OCTAL BUS BUFFER WITH 3 STATE OUTPUTS (INVERTED)