5秒后页面跳转
74LVC1G08GW-Q100,1 PDF预览

74LVC1G08GW-Q100,1

更新时间: 2024-11-24 21:15:11
品牌 Logo 应用领域
恩智浦 - NXP 光电二极管逻辑集成电路
页数 文件大小 规格书
13页 147K
描述
74LVC1G08-Q100 - Single 2-input AND gate TSSOP 5-Pin

74LVC1G08GW-Q100,1 技术参数

是否Rohs认证: 符合生命周期:Transferred
零件包装代码:TSSOP包装说明:TSSOP,
针数:5Reach Compliance Code:compliant
风险等级:7.77系列:LVC/LCX/Z
JESD-30 代码:R-PDSO-G5JESD-609代码:e3
长度:2.05 mm逻辑集成电路类型:AND GATE
湿度敏感等级:1功能数量:1
输入次数:2端子数量:5
最高工作温度:125 °C最低工作温度:-40 °C
封装主体材料:PLASTIC/EPOXY封装代码:TSSOP
封装形状:RECTANGULAR封装形式:SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
峰值回流温度(摄氏度):NOT SPECIFIED传播延迟(tpd):10.5 ns
筛选级别:AEC-Q100座面最大高度:1.1 mm
最大供电电压 (Vsup):5.5 V最小供电电压 (Vsup):1.65 V
标称供电电压 (Vsup):1.8 V表面贴装:YES
技术:CMOS温度等级:AUTOMOTIVE
端子面层:Tin (Sn)端子形式:GULL WING
端子节距:0.65 mm端子位置:DUAL
处于峰值回流温度下的最长时间:NOT SPECIFIED宽度:1.25 mm
Base Number Matches:1

74LVC1G08GW-Q100,1 数据手册

 浏览型号74LVC1G08GW-Q100,1的Datasheet PDF文件第2页浏览型号74LVC1G08GW-Q100,1的Datasheet PDF文件第3页浏览型号74LVC1G08GW-Q100,1的Datasheet PDF文件第4页浏览型号74LVC1G08GW-Q100,1的Datasheet PDF文件第5页浏览型号74LVC1G08GW-Q100,1的Datasheet PDF文件第6页浏览型号74LVC1G08GW-Q100,1的Datasheet PDF文件第7页 
74LVC1G08-Q100  
Single 2-input AND gate  
Rev. 1 — 9 July 2012  
Product data sheet  
1. General description  
The 74LVC1G08-Q100 provides one 2-input AND function.  
Inputs can be driven from either 3.3 V or 5 V devices. This feature allows the use of these  
devices as translators in mixed 3.3 V and 5 V applications.  
Schmitt trigger action at all inputs makes the circuit tolerant of slower input rise and fall  
time.  
This device is fully specified for partial power-down applications using IOFF  
.
The IOFF circuitry disables the output, preventing the damaging backflow current through  
the device when it is powered down.  
This product has been qualified to the Automotive Electronics Council (AEC) standard  
Q100 (Grade 1) and is suitable for use in automotive applications.  
2. Features and benefits  
Automotive product qualification in accordance with AEC-Q100 (Grade 1)  
Specified from 40 C to +85 C and from 40 C to +125 C  
Wide supply voltage range from 1.65 V to 5.5 V  
High noise immunity  
Complies with JEDEC standard:  
JESD8-7 (1.65 V to 1.95 V)  
JESD8-5 (2.3 V to 2.7 V)  
JESD8-B/JESD36 (2.7 V to 3.6 V)  
24 mA output drive (VCC = 3.0 V)  
CMOS low power consumption  
Latch-up performance 250 mA  
Direct interface with TTL levels  
Inputs accept voltages up to 5 V  
ESD protection:  
MIL-STD-883, method 3015 exceeds 2000 V  
HBM JESD22-A114F exceeds 2000 V  
MM JESD22-A115-A exceeds 200 V (C = 200 pf, R = 0 )  
 
 

74LVC1G08GW-Q100,1 替代型号

型号 品牌 替代类型 描述 数据表
74LVC1G08GW NXP

类似代替

Single 2-input AND gate
NL17SZ08DFT2G ONSEMI

功能相似

Single 2−Input AND Gate

与74LVC1G08GW-Q100,1相关器件

型号 品牌 获取价格 描述 数据表
74LVC1G08GX NXP

获取价格

Single 2-input AND gate
74LVC1G08GX NEXPERIA

获取价格

Single 2-input AND gateProduction
74LVC1G08Q DIODES

获取价格

Single 2 Input AND Gate
74LVC1G08-Q100 NXP

获取价格

NXP Logic – Q100 logic portfolio
74LVC1G08SE DIODES

获取价格

SINGLE 2 INPUT POSITIVE AND GATE
74LVC1G08SE-7 DIODES

获取价格

SINGLE 2 INPUT POSITIVE AND GATE
74LVC1G08W5 DIODES

获取价格

SINGLE 2 INPUT POSITIVE AND GATE
74LVC1G08W5-7 DIODES

获取价格

SINGLE 2 INPUT POSITIVE AND GATE
74LVC1G10 DIODES

获取价格

SINGLE 3 INPUT POSITIVE NAND GATE
74LVC1G10 NXP

获取价格

Single 3-input NAND gate