5秒后页面跳转
74HC174PW PDF预览

74HC174PW

更新时间: 2024-11-02 11:10:59
品牌 Logo 应用领域
安世 - NEXPERIA 光电二极管逻辑集成电路触发器
页数 文件大小 规格书
14页 250K
描述
Hex D-type flip-flop with reset; positive-edge triggerProduction

74HC174PW 技术参数

是否Rohs认证: 符合生命周期:Active
包装说明:TSSOP-16Reach Compliance Code:compliant
HTS代码:8542.39.00.01风险等级:5.61
Is Samacsys:N系列:HC/UH
JESD-30 代码:R-PDSO-G16JESD-609代码:e4
长度:5 mm逻辑集成电路类型:D FLIP-FLOP
湿度敏感等级:1位数:6
功能数量:1端子数量:16
最高工作温度:125 °C最低工作温度:-40 °C
输出极性:TRUE封装主体材料:PLASTIC/EPOXY
封装代码:TSSOP封装形状:RECTANGULAR
封装形式:SMALL OUTLINE, THIN PROFILE, SHRINK PITCH峰值回流温度(摄氏度):260
传播延迟(tpd):50 ns座面最大高度:1.1 mm
最大供电电压 (Vsup):6 V最小供电电压 (Vsup):2 V
标称供电电压 (Vsup):5 V表面贴装:YES
技术:CMOS温度等级:AUTOMOTIVE
端子面层:Nickel/Palladium/Gold (Ni/Pd/Au)端子形式:GULL WING
端子节距:0.65 mm端子位置:DUAL
处于峰值回流温度下的最长时间:30触发器类型:POSITIVE EDGE
宽度:4.4 mm最小 fmax:20 MHz
Base Number Matches:1

74HC174PW 数据手册

 浏览型号74HC174PW的Datasheet PDF文件第2页浏览型号74HC174PW的Datasheet PDF文件第3页浏览型号74HC174PW的Datasheet PDF文件第4页浏览型号74HC174PW的Datasheet PDF文件第5页浏览型号74HC174PW的Datasheet PDF文件第6页浏览型号74HC174PW的Datasheet PDF文件第7页 
74HC174; 74HCT174  
Hex D-type flip-flop with reset; positive-edge trigger  
Rev. 6 — 1 September 2021  
Product data sheet  
1. General description  
The 74HC174; 74HCT174 are hex positive edge-triggered D-type flip-flops with individual data  
inputs (Dn) and outputs (Qn). The common clock (CP) and master reset (MR) inputs load and reset  
all flip-flops simultaneously. The D-input that meets the set-up and hold time requirements on the  
LOW-to-HIGH clock transition is stored in the flip-flop and appears at the Q output. A LOW on MR  
causes the flip-flops and outputs to be reset LOW. Inputs include clamp diodes. This enables the  
use of current limiting resistors to interface inputs to voltages in excess of VCC  
.
2. Features and benefits  
Wide supply voltage range from 2.0 to 6.0 V  
CMOS low power dissipation  
High noise immunity  
Input levels:  
For 74HC174: CMOS level  
For 74HCT174: TTL level  
Six edge-triggered D-type flip-flops  
Asynchronous master reset  
Complies with JEDEC standards  
JESD8C (2.7 V to 3.6 V)  
JESD7A (2.0 V to 6.0 V)  
Latch-up performance exceeds 100 mA per JESD 78 Class II Level B  
ESD protection:  
HBM JESD22-A114F exceeds 2000 V  
MM JESD22-A115-A exceeds 200 V.  
Multiple package options  
Specified from -40 °C to +85 °C and -40 °C to +125 °C.  
3. Ordering information  
Table 1. Ordering information  
Type number Package  
Temperature range Name  
Description  
Version  
74HC174D  
-40 °C to +125 °C  
-40 °C to +125 °C  
SO16  
plastic small outline package; 16 leads; body width 3.9 mm SOT109-1  
74HCT174D  
74HC174PW  
74HCT174PW  
TSSOP16 plastic thin shrink small outline package; 16 leads;  
body width 4.4 mm  
SOT403-1  
 
 
 

与74HC174PW相关器件

型号 品牌 获取价格 描述 数据表
74HC174PW-Q100 NEXPERIA

获取价格

Hex D-type flip-flop with reset; positive-edge trigger
74HC174-Q100 NEXPERIA

获取价格

Hex D-type flip-flop with reset; positive-edge trigger
74HC175 NXP

获取价格

Quad D-type flip-flop with reset; positive-edge trigger
74HC175D NXP

获取价格

Quad D-type flip-flop with reset; positive-edge trigger
74HC175D NEXPERIA

获取价格

Quad D-type flip-flop with reset; positive-edge triggerProduction
74HC175D TOSHIBA

获取价格

Quad D-Type Flip-Flop, SOIC16
74HC175D,652 NXP

获取价格

74HC(T)175 - Quad D-type flip-flop with reset; positive-edge trigger SOP 16-Pin
74HC175D,653 NXP

获取价格

74HC(T)175 - Quad D-type flip-flop with reset; positive-edge trigger SOP 16-Pin
74HC175D/T3 NXP

获取价格

IC HC/UH SERIES, POSITIVE EDGE TRIGGERED D FLIP-FLOP, COMPLEMENTARY OUTPUT, PDSO16, 3.90 M
74HC175DB NXP

获取价格

Quad D-type flip-flop with reset; positive-edge trigger