5秒后页面跳转
74AUP2G02GM,125 PDF预览

74AUP2G02GM,125

更新时间: 2024-01-09 19:27:04
品牌 Logo 应用领域
恩智浦 - NXP 逻辑集成电路触发器
页数 文件大小 规格书
17页 83K
描述
74AUP2G02 - Low-power dual 2-input NOR gate QFN 8-Pin

74AUP2G02GM,125 技术参数

生命周期:Active零件包装代码:QFN
包装说明:VQCCN,针数:8
Reach Compliance Code:compliantHTS代码:8542.39.00.01
Factory Lead Time:13 weeks风险等级:1.44
Samacsys Description:74AUP2G02 - Low-power dual 2-input NOR gate@en-us系列:AUP/ULP/V
JESD-30 代码:S-PQCC-N8JESD-609代码:e4
长度:1.6 mm逻辑集成电路类型:NOR GATE
湿度敏感等级:1功能数量:1
输入次数:2端子数量:8
最高工作温度:125 °C最低工作温度:-40 °C
封装主体材料:PLASTIC/EPOXY封装代码:VQCCN
封装形状:SQUARE封装形式:CHIP CARRIER, VERY THIN PROFILE
峰值回流温度(摄氏度):260传播延迟(tpd):24.7 ns
座面最大高度:0.5 mm最大供电电压 (Vsup):3.6 V
最小供电电压 (Vsup):0.8 V标称供电电压 (Vsup):1.1 V
表面贴装:YES技术:CMOS
温度等级:AUTOMOTIVE端子面层:Nickel/Palladium/Gold (Ni/Pd/Au)
端子形式:NO LEAD端子节距:0.5 mm
端子位置:QUAD处于峰值回流温度下的最长时间:30
宽度:1.6 mm

74AUP2G02GM,125 数据手册

 浏览型号74AUP2G02GM,125的Datasheet PDF文件第1页浏览型号74AUP2G02GM,125的Datasheet PDF文件第2页浏览型号74AUP2G02GM,125的Datasheet PDF文件第3页浏览型号74AUP2G02GM,125的Datasheet PDF文件第5页浏览型号74AUP2G02GM,125的Datasheet PDF文件第6页浏览型号74AUP2G02GM,125的Datasheet PDF文件第7页 
74AUP2G02  
NXP Semiconductors  
Low-power dual 2-input NOR gate  
7. Functional description  
Table 4.  
Function table[1]  
Input  
nA  
L
Output  
nB  
L
nY  
H
L
L
H
L
H
L
H
H
L
[1] H = HIGH voltage level; L = LOW voltage level.  
8. Limiting values  
Table 5.  
Limiting values  
In accordance with the Absolute Maximum Rating System (IEC 60134). Voltages are referenced to GND (ground = 0 V).  
Symbol  
VCC  
IIK  
Parameter  
Conditions  
Min  
0.5  
-
Max  
+4.6  
50  
+4.6  
-
Unit  
V
supply voltage  
input clamping current  
input voltage  
VI < 0 V  
mA  
V
[1]  
[1]  
VI  
0.5  
50  
0.5  
-
IOK  
output clamping current  
output voltage  
VO < 0 V  
mA  
V
VO  
Active mode and Power-down mode  
VO = 0 V to VCC  
+4.6  
±20  
+50  
-
IO  
output current  
mA  
mA  
mA  
°C  
ICC  
supply current  
-
IGND  
Tstg  
Ptot  
ground current  
50  
65  
-
storage temperature  
total power dissipation  
+150  
250  
[2]  
Tamb = 40 °C to +125 °C  
mW  
[1] The minimum input and output voltage ratings may be exceeded if the input and output current ratings are observed.  
[2] For VSSOP8 packages: above 110 °C the value of Ptot derates linearly with 8.0 mW/K.  
For XSON8, XSON8U and XQFN8U packages: above 45 °C the value of Ptot derates linearly with 2.4 mW/K.  
9. Recommended operating conditions  
Table 6.  
Symbol  
VCC  
Operating conditions  
Parameter  
Conditions  
Min  
0.8  
0
Max  
3.6  
Unit  
supply voltage  
input voltage  
V
VI  
3.6  
V
VO  
output voltage  
Active mode  
0
VCC  
3.6  
V
Power-down mode; VCC = 0 V  
0
V
Tamb  
ambient temperature  
40  
0
+125  
200  
°C  
ns/V  
t/V  
input transition rise and fall rate  
VCC = 0.8 V to 3.6 V  
74AUP2G02_3  
© NXP B.V. 2008. All rights reserved.  
Product data sheet  
Rev. 03 — 11 December 2008  
4 of 17  
 
 
 
 
 
 

与74AUP2G02GM,125相关器件

型号 品牌 描述 获取价格 数据表
74AUP2G02GN NEXPERIA Low-power dual 2-input NOR gateProduction

获取价格

74AUP2G02GS NEXPERIA Low-power dual 2-input NOR gateProduction

获取价格

74AUP2G02GT NXP Low-power dual 2-input NOR gate

获取价格

74AUP2G02GT NEXPERIA Low-power dual 2-input NOR gateProduction

获取价格

74AUP2G04 NXP Low-power dual inverter

获取价格

74AUP2G04 DIODES DUAL INVERTERS

获取价格