5秒后页面跳转
SN74AUC1G74YEPR PDF预览

SN74AUC1G74YEPR

更新时间: 2024-11-26 23:03:11
品牌 Logo 应用领域
德州仪器 - TI 触发器
页数 文件大小 规格书
12页 267K
描述
SINGLE POSITIVE EDGE TRIGGERED D TYPE FLIP FLOP WITH CLEAR AND PRESET

SN74AUC1G74YEPR 技术参数

是否Rohs认证: 不符合生命周期:Obsolete
零件包装代码:BGA包装说明:VFBGA, BGA8,2X4,20
针数:8Reach Compliance Code:not_compliant
HTS代码:8542.39.00.01风险等级:5.54
系列:AUCJESD-30 代码:R-XBGA-B8
长度:1.9 mm负载电容(CL):15 pF
逻辑集成电路类型:D FLIP-FLOP最大频率@ Nom-Sup:200000000 Hz
最大I(ol):0.005 A位数:1
功能数量:1端子数量:8
最高工作温度:85 °C最低工作温度:-40 °C
输出特性:3-STATE输出极性:COMPLEMENTARY
封装主体材料:UNSPECIFIED封装代码:VFBGA
封装等效代码:BGA8,2X4,20封装形状:RECTANGULAR
封装形式:GRID ARRAY, VERY THIN PROFILE, FINE PITCH包装方法:TAPE AND REEL
峰值回流温度(摄氏度):NOT SPECIFIED电源:1.2/2.5 V
Prop。Delay @ Nom-Sup:3.8 ns传播延迟(tpd):3.8 ns
认证状态:Not Qualified座面最大高度:0.5 mm
子类别:FF/Latches最大供电电压 (Vsup):2.7 V
最小供电电压 (Vsup):0.8 V标称供电电压 (Vsup):1.2 V
表面贴装:YES技术:CMOS
温度等级:INDUSTRIAL端子形式:BALL
端子节距:0.5 mm端子位置:BOTTOM
处于峰值回流温度下的最长时间:NOT SPECIFIED触发器类型:POSITIVE EDGE
宽度:0.9 mm最小 fmax:275 MHz
Base Number Matches:1

SN74AUC1G74YEPR 数据手册

 浏览型号SN74AUC1G74YEPR的Datasheet PDF文件第2页浏览型号SN74AUC1G74YEPR的Datasheet PDF文件第3页浏览型号SN74AUC1G74YEPR的Datasheet PDF文件第4页浏览型号SN74AUC1G74YEPR的Datasheet PDF文件第5页浏览型号SN74AUC1G74YEPR的Datasheet PDF文件第6页浏览型号SN74AUC1G74YEPR的Datasheet PDF文件第7页 
SN74AUC1G74  
SINGLE POSITIVE-EDGE-TRIGGERED D-TYPE FLIP-FLOP  
WITH CLEAR AND PRESET  
www.ti.com  
SCES537ADECEMBER 2003REVISED AUGUST 2005  
FEATURES  
Available in the Texas Instruments  
NanoStar™ and NanoFree™ Packages  
Low Power Consumption, 10-µA Max ICC  
±8-mA Output Drive at 1.8 V  
Optimized for 1.8-V Operation and Is 3.6-V I/O  
Tolerant to Support Mixed-Mode Signal  
Operation  
Latch-Up Performance Exceeds 100 mA Per  
JESD 78, Class II  
ESD Protection Exceeds JESD 22  
– 2000-V Human-Body Model (A114-A)  
– 200-V Machine Model (A115-A)  
Ioff Supports Partial-Power-Down Mode  
Operation  
Sub-1-V Operable  
– 1000-V Charged-Device Model (C101)  
Max tpd of 1.5 ns at 1.8 V  
DCT PACKAGE  
(TOP VIEW)  
DCU PACKAGE  
(TOP VIEW)  
YEP OR YZP PACKAGE  
(BOTTOM VIEW)  
4 5  
Q
CLR  
PRE  
GND  
Q
D
CLK  
CLK  
D
Q
GND  
V
CC  
1
2
3
4
8
7
6
5
1
2
8
7
CLK  
D
V
CC  
3 6  
PRE  
CLR  
Q
2
7
PRE  
1 8  
V
CC  
3
4
6
5
Q
CLR  
Q
GND  
See mechanical drawings for dimensions.  
DESCRIPTION/ORDERING INFORMATION  
This single positive-edge-triggered D-type flip-flop is operational at 0.8-V to 2.7-V VCC, but is designed  
specifically for 1.65-V to 1.95-V VCC operation.  
A low level at the preset (PRE) or clear (CLR) input sets or resets the outputs, regardless of the levels of the  
other inputs. When PRE and CLR are inactive (high), data at the data (D) input meeting the setup time  
requirements is transferred to the outputs on the positive-going edge of the clock pulse. Clock triggering occurs  
at a voltage level and is not related directly to the rise time of the clock pulse. Following the hold-time interval,  
data at the D input can be changed without affecting the levels at the outputs. To better optimize the flip-flop for  
higher frequencies, the CLR input overrides the PRE input when they are both low.  
NanoStar™ and NanoFree™ package technology is a major breakthrough in IC packaging concepts, using the  
die as the package.  
ORDERING INFORMATION  
TA  
PACKAGE(1)  
ORDERABLE PART NUMBER  
TOP-SIDE MARKING(2)  
NanoStar™ – WCSP (DSBGA)  
0.23-mm Large Bump – YEP  
Tape and reel  
Tape and reel  
SN74AUC1G74YEPR  
_ _ _UP_  
NanoFree™ – WCSP (DSBGA)  
0.23-mm Large Bump – YZP (Pb-free)  
SN74AUC1G74YZPR  
–40°C to 85°C  
SSOP – DCT  
Tape and reel  
Tape and reel  
SN74AUC1G74DCTR  
SN74AUC1G74DCUR  
U74_ _ _  
UP_  
VSSOP – DCU  
(1) Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at  
www.ti.com/sc/package.  
(2) DCT: The actual top-side marking has three additional characters that designate the year, month, and assembly/test site.  
DCU: The actual top-side marking has one additional character that designates the assembly/test site.  
YEP/YZP: The actual top-side marking has three preceding characters to denote year, month, and sequence code, and one following  
character to designate the assembly/test site. Pin 1 identifier indicates solder-bump composition (1 = SnPb, = Pb-free).  
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas  
Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.  
NanoStar, NanoFree are trademarks of Texas Instruments.  
PRODUCTION DATA information is current as of publication date.  
Copyright © 2003–2005, Texas Instruments Incorporated  
Products conform to specifications per the terms of the Texas  
Instruments standard warranty. Production processing does not  
necessarily include testing of all parameters.  

与SN74AUC1G74YEPR相关器件

型号 品牌 获取价格 描述 数据表
SN74AUC1G74YZPR TI

获取价格

SINGLE POSITIVE EDGE TRIGGERED D TYPE FLIP FLOP WITH CLEAR AND PRESET
SN74AUC1G74YZTR TI

获取价格

SINGLE POSITIVE-EDGE-TRIGGERED D-TYPE FLIP-FLOP WITH CLEAR AND PRESET
SN74AUC1G79 TI

获取价格

SINGLE POSITIVE-EDGE-TRIGGERED D-TYPE FLIP-FLOP
SN74AUC1G79_08 TI

获取价格

SINGLE POSITIVE-EDGE-TRIGGERED D-TYPE FLIP-FLOP
SN74AUC1G79_09 TI

获取价格

SINGLE POSITIVE-EDGE-TRIGGERED D-TYPE FLIP-FLOP
SN74AUC1G79DBVR TI

获取价格

SINGLE POSITIVE-EDGE-TRIGGERED D-TYPE FLIP-FLOP
SN74AUC1G79DBVRE4 TI

获取价格

SINGLE POSITIVE-EDGE-TRIGGERED D-TYPE FLIP-FLOP
SN74AUC1G79DBVRG4 TI

获取价格

SINGLE POSITIVE-EDGE-TRIGGERED D-TYPE FLIP-FLOP
SN74AUC1G79DCKR TI

获取价格

SINGLE POSITIVE-EDGE-TRIGGERED D-TYPE FLIP-FLOP
SN74AUC1G79DCKRE4 TI

获取价格

SINGLE POSITIVE-EDGE-TRIGGERED D-TYPE FLIP-FLOP