5秒后页面跳转
NB7L1MMNR2G PDF预览

NB7L1MMNR2G

更新时间: 2024-11-14 03:20:55
品牌 Logo 应用领域
安森美 - ONSEMI 时钟驱动器逻辑集成电路
页数 文件大小 规格书
13页 257K
描述
2.5V / 3.3V, 6.125Gb/s 1:10 Differential Clock/Data Driver with CML Output

NB7L1MMNR2G 技术参数

是否无铅: 不含铅是否Rohs认证: 符合
生命周期:Obsolete零件包装代码:QFN
包装说明:HVQCCN, LCC52,.31SQ,20针数:16
Reach Compliance Code:compliantHTS代码:8542.39.00.01
风险等级:5.8Is Samacsys:N
其他特性:ALSO OPERATES WITH 3.3V SUPPLY系列:7L
输入调节:DIFFERENTIALJESD-30 代码:S-XQCC-N16
JESD-609代码:e3长度:3 mm
逻辑集成电路类型:LOW SKEW CLOCK DRIVER功能数量:1
反相输出次数:端子数量:16
实输出次数:4最高工作温度:85 °C
最低工作温度:-40 °C封装主体材料:UNSPECIFIED
封装代码:HVQCCN封装等效代码:LCC52,.31SQ,20
封装形状:SQUARE封装形式:CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE
峰值回流温度(摄氏度):260电源:2.5/3.3 V
Prop。Delay @ Nom-Sup:0.28 ns传播延迟(tpd):0.15 ns
认证状态:Not QualifiedSame Edge Skew-Max(tskwd):0.005 ns
座面最大高度:1 mm子类别:Clock Drivers
最大供电电压 (Vsup):3.465 V最小供电电压 (Vsup):2.375 V
标称供电电压 (Vsup):2.5 V表面贴装:YES
温度等级:INDUSTRIAL端子面层:MATTE TIN
端子形式:NO LEAD端子节距:0.5 mm
端子位置:QUAD处于峰值回流温度下的最长时间:40
宽度:3 mmBase Number Matches:1

NB7L1MMNR2G 数据手册

 浏览型号NB7L1MMNR2G的Datasheet PDF文件第2页浏览型号NB7L1MMNR2G的Datasheet PDF文件第3页浏览型号NB7L1MMNR2G的Datasheet PDF文件第4页浏览型号NB7L1MMNR2G的Datasheet PDF文件第5页浏览型号NB7L1MMNR2G的Datasheet PDF文件第6页浏览型号NB7L1MMNR2G的Datasheet PDF文件第7页 
NB7L111M  
2.5V / 3.3V, 6.125Gb/s 1:10  
Differential Clock/Data  
Driver with CML Output  
Description  
http://onsemi.com  
The NB7L111M is a low skew 1–to–10 differential clock/data  
driver, designed with clock/data distribution in mind. It accepts two  
clock/data sources into multiplexer input and reproduces ten identical  
CML differential outputs. This device is ideal for clock/data  
distribution across the backplane or a board, and redundant clock  
switchover applications.  
The input signals can be either differential or single–ended (if the  
external reference voltage is provided). Differential inputs incorporate  
internal 50 W termination resistors and accept Negative ECL (NECL),  
Positive ECL (PECL), LVCMOS, LVTTL, CML, or LVDS (using  
appropriate power supplies). The differential 16 mA CML output  
provides matching internal 50 W termination, and 400 mV output  
1
52  
QFN52  
MN SUFFIX  
CASE 485M  
MARKING DIAGRAM*  
swing when externally terminated 50 W to V  
.
CC  
52  
1
The NB7L111M operates from a 2.5 V $5% supply or a  
3.3 V $5% supply and is guaranteed over the full industrial  
temperature range of 40°C to +85°C. This device is packaged in a  
low profile 8x8 mm, QFN52 package with 0.5 mm pitch (see  
package dimension on the back of the datasheet).  
NB7L  
111M  
AWLYYWWG  
Application notes, models, and support documentation are available  
at www.onsemi.com.  
A
= Assembly Site  
WL  
YY  
WW  
G
= Wafer Lot  
= Year  
= Work Week  
= PbFree Package  
Features  
Maximum Input Clock Frequency > 5.5 GHz Typical  
Maximum Input Data Rate > 6.125 Gb/s Typical  
< 0.5 ps Maximum Clock RMS Jitter  
< 15 ps Maximum Data Dependent Jitter at 3.125 Gb/s  
50 ps Typical Rise and Fall Times  
240 ps Typical Propagation Delay  
2 ps Typical Duty Cycle Skew  
*For additional marking information, refer to  
Application Note AND8002/D.  
ORDERING INFORMATION  
See detailed ordering and shipping information in the package  
dimensions section on page 12 of this data sheet.  
10 ps Typical Within Device Skew  
15 ps Typical DevicetoDevice Skew  
Operating Range: V = 2.5 V $5 and 3.3 V $5  
CC  
400 mV Differential CML Output Swing  
50 W Internal Input and Output Termination Resistors  
PbFree Packages are Available*  
*For additional information on our PbFree strategy and soldering details, please  
download the ON Semiconductor Soldering and Mounting Techniques  
Reference Manual, SOLDERRM/D.  
©
Semiconductor Components Industries, LLC, 2006  
1
Publication Order Number:  
January, 2006 Rev. 1  
NB7L111M/D  

与NB7L1MMNR2G相关器件

型号 品牌 获取价格 描述 数据表
NB7L216 ONSEMI

获取价格

2.5V/3.3V, 12Gb/s Multi Level Clock/Data Input to RSECL, High Gain Receiver/Buffer/Transla
NB7L216MN ONSEMI

获取价格

2.5V/3.3V, 12Gb/s Multi Level Clock/Data Input to RSECL, High Gain Receiver/Buffer/Transla
NB7L216MNG ONSEMI

获取价格

2.5V/3.3V, 12Gb/s Multi Level Clock/Data Input to RSECL, High Gain Receiver/Buffer/Transla
NB7L216MNR2 ONSEMI

获取价格

2.5V/3.3V, 12Gb/s Multi Level Clock/Data Input to RSECL, High Gain Receiver/Buffer/Transla
NB7L216MNR2G ONSEMI

获取价格

2.5V/3.3V, 12Gb/s Multi Level Clock/Data Input to RSECL, High Gain Receiver/Buffer/Transla
NB7L32M ONSEMI

获取价格

2.5V/3.3V, 14GHz ±2 Clock Divider w/CML Outpu
NB7L32MMNG ONSEMI

获取价格

2.5V/3.3V, 14GHz ±2 Clock Divider w/CML Outpu
NB7L32MMNR2G ONSEMI

获取价格

2.5V/3.3V, 14GHz ±2 Clock Divider w/CML Outpu
NB7L572 ONSEMI

获取价格

2.5V / 3.3V Differential 4:1 Mux Input to 1:2 LVPECL Clock/Data Fanout / Translator
NB7L572MNG ONSEMI

获取价格

2.5V / 3.3V Differential 4:1 Mux Input to 1:2 LVPECL Clock/Data Fanout / Translator