5秒后页面跳转
ICS507-01-DSWLF PDF预览

ICS507-01-DSWLF

更新时间: 2024-11-01 15:34:35
品牌 Logo 应用领域
艾迪悌 - IDT 时钟外围集成电路晶体
页数 文件大小 规格书
5页 62K
描述
Clock Generator, 200MHz, CMOS, WAFER

ICS507-01-DSWLF 技术参数

是否无铅: 不含铅是否Rohs认证: 符合
生命周期:Obsolete零件包装代码:WAFER
包装说明:WAFERReach Compliance Code:compliant
ECCN代码:EAR99HTS代码:8542.39.00.01
风险等级:5.78JESD-30 代码:X-XUUC-N
JESD-609代码:e3最高工作温度:70 °C
最低工作温度:最大输出时钟频率:200 MHz
封装主体材料:UNSPECIFIED封装代码:DIE
封装形状:UNSPECIFIED封装形式:UNCASED CHIP
峰值回流温度(摄氏度):NOT SPECIFIED主时钟/晶体标称频率:52 MHz
认证状态:Not Qualified最大供电电压:5.5 V
最小供电电压:3 V标称供电电压:5 V
表面贴装:YES技术:CMOS
温度等级:COMMERCIAL端子面层:MATTE TIN
端子形式:NO LEAD端子位置:UPPER
处于峰值回流温度下的最长时间:NOT SPECIFIEDuPs/uCs/外围集成电路类型:CLOCK GENERATOR, OTHER
Base Number Matches:1

ICS507-01-DSWLF 数据手册

 浏览型号ICS507-01-DSWLF的Datasheet PDF文件第2页浏览型号ICS507-01-DSWLF的Datasheet PDF文件第3页浏览型号ICS507-01-DSWLF的Datasheet PDF文件第4页浏览型号ICS507-01-DSWLF的Datasheet PDF文件第5页 
ICS507-01  
PECL Clock Synthesizer  
Description  
Features  
• Packaged as 16 pin narrow SOIC  
• Input crystal frequency of 5 - 27 MHz  
• Input clock frequency of 5 - 52 MHz  
• Enable usage of common low-cost crystal  
• Differential PECL output clock frequencies up  
to 200 MHz  
The ICS507-01 is an inexpensive, simple way  
to generate a low jitter 155.52 MHz (or other high  
speed) differential PECL clock output from a low  
frequency crystal input. Using Phase-Locked-Loop  
(PLL) techniques, the devices use a standard  
fundamental mode crystal to produce output clocks up  
to 200 MHz.  
• Duty cycle of 49/51  
Stored in each chip’s ROM is the ability to generate a  
selection of different multiples of the input reference  
frequency, including an exact 155.52 MHz clock from  
common crystals. For lowest jitter and phase noise on  
a 155.52 MHz clock, a 19.44 MHz crystal and the x8  
selection can be used.  
• Operation voltage of 3.3 V or 5.0 V (±5%)  
• Ideal for SONET applications and oscillator  
manufacturers  
Available in die form  
• Industrial temperature versions available  
ICS507-02 is no longer available  
This product is intended for clock generation. It has low  
output jitter (variation in the output period), but input to  
output skew and jitter are not defined nor guaranteed.  
Block Diagram  
1.1kW  
GND  
VDD  
RES  
270  
W
Output  
Buffer  
2
PECL  
S0:1  
Clock Synthesis  
and  
Control Circuitry  
62W  
VDD  
Crystal  
or  
clock  
X1  
Clock  
Buffer/  
Crystal  
62W  
Output  
Buffer  
PECL  
Oscillator  
X2  
270W  
Output Enable  
(both outputs)  
Output resistor values shown are for unterminated lines. Refer to MAN09 for additional information.  
MDS 507 H  
1
Revision 092503  
Integrated Circuit Systems, Inc. • 525 Race Street • San Jose •CA •95126• (408)295-9800tel • www.icst.com  

与ICS507-01-DSWLF相关器件

型号 品牌 获取价格 描述 数据表
ICS507-01-DWF ICSI

获取价格

PECL Clock Synthesizer
ICS507-01-DWFLF IDT

获取价格

Clock Generator, 200MHz, CMOS, DIE
ICS507M-01 ICSI

获取价格

PECL Clock Synthesizer
ICS507M-01DPKLF IDT

获取价格

Clock Generator, 200MHz, DIE
ICS507M-01DSW IDT

获取价格

Clock Generator, 200MHz, DIE
ICS507M-01DSWLF IDT

获取价格

Clock Generator, 200MHz, DIE
ICS507M-01DWF IDT

获取价格

Clock Generator, 200MHz, DIE
ICS507M-01I ICSI

获取价格

PECL Clock Synthesizer
ICS507M-01I IDT

获取价格

Clock Generator, 125MHz, CMOS, PDSO16, 0.150 INCH, SOIC-16
ICS507M-01ILF IDT

获取价格

Clock Generator, 125MHz, PDSO16, 0.150 INCH, LEAD FREE, SOIC-16