5秒后页面跳转
CY2CC1910OI PDF预览

CY2CC1910OI

更新时间: 2024-11-24 22:08:47
品牌 Logo 应用领域
赛普拉斯 - CYPRESS 时钟
页数 文件大小 规格书
8页 131K
描述
1:10 Clock Fanout Buffer with Output Enable

CY2CC1910OI 数据手册

 浏览型号CY2CC1910OI的Datasheet PDF文件第2页浏览型号CY2CC1910OI的Datasheet PDF文件第3页浏览型号CY2CC1910OI的Datasheet PDF文件第4页浏览型号CY2CC1910OI的Datasheet PDF文件第5页浏览型号CY2CC1910OI的Datasheet PDF文件第6页浏览型号CY2CC1910OI的Datasheet PDF文件第7页 
COMLINK™ SERIES  
CY2CC1910  
1:10 Clock Fanout Buffer with Output Enable  
Features  
Description  
Low-voltage operation  
Full-range support:  
3.3V  
2.5V  
1.8V  
The Cypress series of network circuits are produced using  
advanced 0.35-micron CMOS technology, achieving the  
industries fastest logic and buffers.  
The Cypress CY2CC1910 fanout buffer features one input and  
ten outputs. Ideal for conversion from/to 3.3V/2.5V/1.8V.  
Designed for data communications clock management appli-  
cations, the large fanout from a single input reduces loading  
on the input clock.  
Cypress employs unique AVCMOS-type outputs VOI™  
(Variable Output Impedance) that dynamically adjust for  
variable impedance matching and eliminate the need for  
series damping resistors; they also reduce noise overall.  
1:10 fanout  
Drives either a 50-Ohm or 75-Ohm load  
Over voltage tolerant input hot swappable  
Low-input capacitance  
Low-output skew  
Low-propagation delay  
Typical (tpd < 4 ns)  
High-speed operation:  
100 MHz@1.8V  
200 MHz@2.5V/3.3V  
Industrial versions available  
Available packages include: SOIC, SSOP  
Block Diagram  
Pin Configuration  
23  
21  
5
Q1  
GND  
Q10  
VDD  
Q9  
GND  
Q1  
1
2
3
4
24  
23  
22  
21  
20  
19  
18  
17  
16  
15  
14  
13  
OE#  
AVCMOS  
VDD  
Q2  
Q2  
Q3  
Q4  
Q5  
Q6  
Q7  
Q8  
Q9  
Q10  
19  
18  
OE#  
IN  
GND  
GND  
Q3  
Q4  
5
6
7
8
VDD  
GND  
Q8  
GND  
Q5  
VDD  
Q6  
3,10  
15,22  
9
16  
14  
11  
9
VDD  
Q7  
10  
11  
12  
6
GND  
GND  
1,12,13  
17,24  
IN  
AVCMOS  
24 pin SOIC/SSOP  
GND  
4
2
OUTPUT (AVCMOS)  
Pin Description  
Pin Number  
1, 7, 8, 12, 13, 17, 20, 24  
3,10,15,22  
Pin Name  
Pin Description  
Power  
GND  
VDD  
OE#  
IN  
Ground  
Power Supply  
Output Enable  
Input  
Power  
LVTTL/LVCMOS  
LVTTL/LVCMOS  
AVCMOS  
5
6
2, 4, 9, 11, 14, 16, 18, 19, 21, 23 Q10, Q9, Q8, Q7, Q6, Q5, Q4, Q3, Q2, Q1 Output  
Cypress Semiconductor Corporation  
3901 North First Street  
San Jose  
CA 95134  
408-943-2600  
Document #: 38-07347 Rev. *B  
Revised December 26, 2002  

与CY2CC1910OI相关器件

型号 品牌 获取价格 描述 数据表
CY2CC1910OIT CYPRESS

获取价格

1:10 Clock Fanout Buffer with Output Enable
CY2CC1910SC CYPRESS

获取价格

1:10 Clock Fanout Buffer with Output Enable
CY2CC1910SCT CYPRESS

获取价格

1:10 Clock Fanout Buffer with Output Enable
CY2CC1910SI CYPRESS

获取价格

1:10 Clock Fanout Buffer with Output Enable
CY2CC1910SIT CYPRESS

获取价格

1:10 Clock Fanout Buffer with Output Enable
CY2CC810 CYPRESS

获取价格

1:10 Clock Fanout Buffer
CY2CC810_06 CYPRESS

获取价格

1:10 Clock Fanout Buffer
CY2CC810OC CYPRESS

获取价格

1:10 Clock Fanout Buffer
CY2CC810OCT CYPRESS

获取价格

1:10 Clock Fanout Buffer
CY2CC810OI CYPRESS

获取价格

1:10 Clock Fanout Buffer