是否无铅: | 含铅 | 是否Rohs认证: | 不符合 |
生命周期: | Obsolete | 零件包装代码: | SSOP |
针数: | 16 | Reach Compliance Code: | unknown |
风险等级: | 5.92 | JESD-30 代码: | R-PDSO-G16 |
JESD-609代码: | e0 | 负载电容(CL): | 50 pF |
逻辑集成电路类型: | J-K FLIP-FLOP | 最大I(ol): | 0.024 A |
功能数量: | 2 | 端子数量: | 16 |
最高工作温度: | 85 °C | 最低工作温度: | -40 °C |
封装主体材料: | PLASTIC/EPOXY | 封装代码: | SSOP |
封装等效代码: | SSOP16,.3 | 封装形状: | RECTANGULAR |
封装形式: | SMALL OUTLINE, SHRINK PITCH | 电源: | 3.3 V |
Prop。Delay @ Nom-Sup: | 7.5 ns | 认证状态: | Not Qualified |
子类别: | FF/Latches | 标称供电电压 (Vsup): | 3.3 V |
表面贴装: | YES | 技术: | CMOS |
温度等级: | INDUSTRIAL | 端子面层: | Tin/Lead (Sn/Pb) |
端子形式: | GULL WING | 端子节距: | 0.635 mm |
端子位置: | DUAL | 触发器类型: | POSITIVE EDGE |
Base Number Matches: | 1 |
型号 | 品牌 | 获取价格 | 描述 | 数据表 |
74LVC109AQ | IDT |
获取价格 |
QSOP-16, Tube | |
74LVC109D | NXP |
获取价格 |
Dual JK flip-flop with set and reset; positive-edge trigger | |
74LVC109D,118 | NXP |
获取价格 |
74LVC109 - Dual JK(not) flip-flop with set and reset; positive-edge trigger SOP 16-Pin | |
74LVC109DB | NXP |
获取价格 |
Dual JK flip-flop with set and reset; positive-edge trigger | |
74LVC109DB,118 | NXP |
获取价格 |
74LVC109 - Dual JK(not) flip-flop with set and reset; positive-edge trigger SSOP1 16-Pin | |
74LVC109DB-T | NXP |
获取价格 |
暂无描述 | |
74LVC109D-T | NXP |
获取价格 |
IC LVC/LCX/Z SERIES, DUAL POSITIVE EDGE TRIGGERED J-KBAR FLIP-FLOP, COMPLEMENTARY OUTPUT, | |
74LVC109PW | NXP |
获取价格 |
Dual JK flip-flop with set and reset; positive-edge trigger | |
74LVC109PW | PHILIPS |
获取价格 |
J-K Flip-Flop, 2-Func, Positive Edge Triggered, CMOS, PDSO16, | |
74LVC109PW,112 | NXP |
获取价格 |
74LVC109 - Dual JK(not) flip-flop with set and reset; positive-edge trigger TSSOP 16-Pin |