5秒后页面跳转
74LVC10AD,112 PDF预览

74LVC10AD,112

更新时间: 2024-10-26 20:07:43
品牌 Logo 应用领域
恩智浦 - NXP 光电二极管逻辑集成电路
页数 文件大小 规格书
14页 114K
描述
74LVC10A - Triple 3-input NAND gate SOIC 14-Pin

74LVC10AD,112 技术参数

是否Rohs认证: 符合生命周期:Transferred
零件包装代码:SOIC包装说明:SOP, SOP14,.25
针数:14Reach Compliance Code:compliant
HTS代码:8542.39.00.01风险等级:5.23
系列:LVC/LCX/ZJESD-30 代码:R-PDSO-G14
JESD-609代码:e4长度:8.65 mm
负载电容(CL):50 pF逻辑集成电路类型:NAND GATE
最大I(ol):0.024 A湿度敏感等级:1
功能数量:3输入次数:3
端子数量:14最高工作温度:125 °C
最低工作温度:-40 °C封装主体材料:PLASTIC/EPOXY
封装代码:SOP封装等效代码:SOP14,.25
封装形状:RECTANGULAR封装形式:SMALL OUTLINE
包装方法:TUBE峰值回流温度(摄氏度):260
电源:3.3 VProp。Delay @ Nom-Sup:5.7 ns
传播延迟(tpd):12.9 ns认证状态:Not Qualified
施密特触发器:NO座面最大高度:1.75 mm
子类别:Gates最大供电电压 (Vsup):3.6 V
最小供电电压 (Vsup):1.2 V标称供电电压 (Vsup):1.8 V
表面贴装:YES技术:CMOS
温度等级:AUTOMOTIVE端子面层:Nickel/Palladium/Gold (Ni/Pd/Au)
端子形式:GULL WING端子节距:1.27 mm
端子位置:DUAL处于峰值回流温度下的最长时间:30
宽度:3.9 mmBase Number Matches:1

74LVC10AD,112 数据手册

 浏览型号74LVC10AD,112的Datasheet PDF文件第2页浏览型号74LVC10AD,112的Datasheet PDF文件第3页浏览型号74LVC10AD,112的Datasheet PDF文件第4页浏览型号74LVC10AD,112的Datasheet PDF文件第5页浏览型号74LVC10AD,112的Datasheet PDF文件第6页浏览型号74LVC10AD,112的Datasheet PDF文件第7页 
74LVC10A  
Triple 3-input NAND gate  
Rev. 5 — 17 November 2011  
Product data sheet  
1. General description  
The 74LVC10A provides three 3-input NAND functions.  
Inputs can be driven from either 3.3 V or 5 V devices. This feature allows the use of these  
devices as translators in mixed 3.3 V and 5 V applications.  
2. Features and benefits  
Wide supply voltage range from 1.2 V to 3.6 V  
Inputs accept voltages up to 5.5 V  
CMOS low power consumption  
Direct interface with TTL levels  
Latch-up performance exceeds 250 mA  
Complies with JEDEC standard:  
JESD8-7A (1.65 V to 1.95 V)  
JESD8-5A (2.3 V to 2.7 V)  
JESD8-C/JESD36 (2.7 V to 3.6 V)  
ESD protection:  
HBM JESD22-A114F exceeds 2000 V  
MM JESD22-A115-B exceeds 200 V  
CDM JESD22-C101E exceeds 1000 V  
Specified from 40 C to +85 C and 40 C to +125 C  
3. Ordering information  
Table 1.  
Ordering information  
Type number  
Package  
Temperature range Name  
Description  
Version  
74LVC10AD  
40 C to +125 C  
SO14  
plastic small outline package; 14 leads;  
body width 3.9 mm  
SOT108-1  
74LVC10ADB  
40 C to +125 C  
SSOP14  
TSSOP14  
plastic shrink small outline package; 14 leads;  
body width 5.3 mm  
SOT337-1  
SOT402-1  
74LVC10APW 40 C to +125 C  
74LVC10ABQ 40 C to +125 C  
plastic thin shrink small outline package; 14 leads;  
body width 4.4 mm  
DHVQFN14 plastic dual in-line compatible thermal enhanced very SOT762-1  
thin quad flat package; no leads; 14 terminals;  
body 2.5 3 0.85 mm  
 
 
 

与74LVC10AD,112相关器件

型号 品牌 获取价格 描述 数据表
74LVC10ADB NXP

获取价格

Triple 3-input NAND gate
74LVC10ADB,112 NXP

获取价格

74LVC10A - Triple 3-input NAND gate SSOP1 14-Pin
74LVC10ADB,118 NXP

获取价格

74LVC10A - Triple 3-input NAND gate SSOP1 14-Pin
74LVC10ADB-T NXP

获取价格

IC LVC/LCX/Z SERIES, TRIPLE 3-INPUT NAND GATE, PDSO14, 5.30 MM, PLASTIC, MS-150, SOT337-1,
74LVC10AD-T NXP

获取价格

IC LVC/LCX/Z SERIES, TRIPLE 3-INPUT NAND GATE, PDSO14, 3.90 MM, PLASTIC, MS-012, SOT108-1,
74LVC10APW NXP

获取价格

Triple 3-input NAND gate
74LVC10APW NEXPERIA

获取价格

Triple 3-input NAND gateProduction
74LVC10APW,112 NXP

获取价格

74LVC10A - Triple 3-input NAND gate TSSOP 14-Pin
74LVC10APW,118 NXP

获取价格

74LVC10A - Triple 3-input NAND gate TSSOP 14-Pin
74LVC10APWDH NXP

获取价格

Triple 3-input NAND gate