5秒后页面跳转
74AUP1G158GW,125 PDF预览

74AUP1G158GW,125

更新时间: 2024-11-05 14:51:11
品牌 Logo 应用领域
恩智浦 - NXP 光电二极管逻辑集成电路
页数 文件大小 规格书
16页 76K
描述
74AUP1G158 - Low-power 2-input multiplexer; inverting TSSOP 6-Pin

74AUP1G158GW,125 技术参数

是否Rohs认证: 符合生命周期:Transferred
零件包装代码:TSSOP包装说明:PLASTIC, SOT-363, SC-88, SMT-6
针数:6Reach Compliance Code:compliant
HTS代码:8542.39.00.01风险等级:5.19
系列:AUP/ULP/VJESD-30 代码:R-PDSO-G6
JESD-609代码:e3长度:2 mm
负载电容(CL):30 pF逻辑集成电路类型:MULTIPLEXER
最大I(ol):0.0017 A湿度敏感等级:1
功能数量:1输入次数:2
输出次数:1端子数量:6
最高工作温度:125 °C最低工作温度:-40 °C
输出极性:INVERTED封装主体材料:PLASTIC/EPOXY
封装代码:TSSOP封装等效代码:TSSOP6,.08
封装形状:RECTANGULAR封装形式:SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
包装方法:TAPE AND REEL峰值回流温度(摄氏度):260
电源:1.2/3.3 VProp。Delay @ Nom-Sup:21 ns
传播延迟(tpd):21 ns认证状态:Not Qualified
座面最大高度:1.1 mm子类别:Multiplexer/Demultiplexers
最大供电电压 (Vsup):3.6 V最小供电电压 (Vsup):0.8 V
标称供电电压 (Vsup):1.1 V表面贴装:YES
技术:CMOS温度等级:AUTOMOTIVE
端子面层:Tin (Sn)端子形式:GULL WING
端子节距:0.65 mm端子位置:DUAL
处于峰值回流温度下的最长时间:30宽度:1.25 mm
Base Number Matches:1

74AUP1G158GW,125 数据手册

 浏览型号74AUP1G158GW,125的Datasheet PDF文件第2页浏览型号74AUP1G158GW,125的Datasheet PDF文件第3页浏览型号74AUP1G158GW,125的Datasheet PDF文件第4页浏览型号74AUP1G158GW,125的Datasheet PDF文件第5页浏览型号74AUP1G158GW,125的Datasheet PDF文件第6页浏览型号74AUP1G158GW,125的Datasheet PDF文件第7页 
74AUP1G158  
Low-power 2-input multiplexer; inverting  
Rev. 02 — 2 July 2009  
Product data sheet  
1. General description  
The 74AUP1G158 is a single 2-input multiplexer which select data from two data inputs (I0  
and I1) under control of a common data select input (S). The state of the common data  
select input determines the particular register from which the data comes. The output (Y)  
presents the selected data in the complement (inverted) form.  
Schmitt trigger action at all inputs makes the circuit tolerant to slower input rise and fall  
times across the entire VCC range from 0.8 V to 3.6 V.  
This device ensures a very low static and dynamic power consumption across the entire  
VCC range from 0.8 V to 3.6 V.  
This device is fully specified for partial power-down applications using IOFF  
.
The IOFF circuitry disables the output, preventing the damaging backflow current through  
the device when it is powered down.  
2. Features  
I Wide supply voltage range from 0.8 V to 3.6 V  
I High noise immunity  
I Complies with JEDEC standards:  
N JESD8-12 (0.8 V to 1.3 V)  
N JESD8-11 (0.9 V to 1.65 V)  
N JESD8-7 (1.2 V to 1.95 V)  
N JESD8-5 (1.8 V to 2.7 V)  
N JESD8-B (2.7 V to 3.6 V)  
I ESD protection:  
N HBM JESD22-A114E Class 3A exceeds 5000 V  
N MM JESD22-A115-A exceeds 200 V  
N CDM JESD22-C101C exceeds 1000 V  
I Low static power consumption; ICC = 0.9 µA (maximum)  
I Latch-up performance exceeds 100 mA per JESD 78 Class II  
I Inputs accept voltages up to 3.6 V  
I Low noise overshoot and undershoot < 10 % of VCC  
I IOFF circuitry provides partial Power-down mode operation  
I Multiple package options  
I Specified from 40 °C to +85 °C and 40 °C to +125 °C  
 
 

与74AUP1G158GW,125相关器件

型号 品牌 获取价格 描述 数据表
74AUP1G16 NEXPERIA

获取价格

Low-power buffer
74AUP1G16GF NEXPERIA

获取价格

Low-power buffer
74AUP1G16GM NEXPERIA

获取价格

Low-power buffer
74AUP1G16GW NEXPERIA

获取价格

Low-power buffer
74AUP1G17 NXP

获取价格

Low-power Schmitt-trigger buffer
74AUP1G17 DIODES

获取价格

SINGLE SCHMITT-TRIGGER BUFFER
74AUP1G175 NXP

获取价格

Low-power D-type flip-flop with reset; positive-edge trigger
74AUP1G175GF NXP

获取价格

Low-power D-type flip-flop with reset; positive-edge trigger
74AUP1G175GF,132 NXP

获取价格

74AUP1G175 - Low-power D-type flip-flop with reset; positive-edge trigger SON 6-Pin
74AUP1G175GM NXP

获取价格

Low-power D-type flip-flop with reset; positive-edge trigger