5秒后页面跳转
74AUP1G02GM PDF预览

74AUP1G02GM

更新时间: 2024-09-22 11:11:15
品牌 Logo 应用领域
安世 - NEXPERIA 光电二极管逻辑集成电路触发器
页数 文件大小 规格书
18页 273K
描述
Low-power 2-input NOR gateProduction

74AUP1G02GM 技术参数

是否Rohs认证: 符合生命周期:Active
包装说明:VSON,Reach Compliance Code:compliant
HTS代码:8542.39.00.01风险等级:5.27
系列:AUP/ULP/VJESD-30 代码:R-PDSO-N6
JESD-609代码:e3长度:1.45 mm
逻辑集成电路类型:NOR GATE湿度敏感等级:1
功能数量:1输入次数:2
端子数量:6最高工作温度:125 °C
最低工作温度:-40 °C封装主体材料:PLASTIC/EPOXY
封装代码:VSON封装形状:RECTANGULAR
封装形式:SMALL OUTLINE, VERY THIN PROFILE峰值回流温度(摄氏度):260
传播延迟(tpd):24.7 ns认证状态:Not Qualified
座面最大高度:0.5 mm最大供电电压 (Vsup):3.6 V
最小供电电压 (Vsup):0.8 V标称供电电压 (Vsup):1.1 V
表面贴装:YES技术:CMOS
温度等级:AUTOMOTIVE端子面层:Tin (Sn)
端子形式:NO LEAD端子节距:0.5 mm
端子位置:DUAL处于峰值回流温度下的最长时间:30
宽度:1 mmBase Number Matches:1

74AUP1G02GM 数据手册

 浏览型号74AUP1G02GM的Datasheet PDF文件第2页浏览型号74AUP1G02GM的Datasheet PDF文件第3页浏览型号74AUP1G02GM的Datasheet PDF文件第4页浏览型号74AUP1G02GM的Datasheet PDF文件第5页浏览型号74AUP1G02GM的Datasheet PDF文件第6页浏览型号74AUP1G02GM的Datasheet PDF文件第7页 
74AUP1G02  
Low-power 2-input NOR gate  
Rev. 10.1 — 11 July 2023  
Product data sheet  
1. General description  
The 74AUP1G02 is a single 2-input NOR gate. Schmitt-trigger action at all inputs makes the circuit  
tolerant of slower input rise and fall times. This device ensures very low static and dynamic power  
consumption across the entire VCC range from 0.8 V to 3.6 V. This device is fully specified for  
partial power down applications using IOFF. The IOFF circuitry disables the output, preventing the  
potentially damaging backflow current through the device when it is powered down.  
2. Features and benefits  
Wide supply voltage range from 0.8 V to 3.6 V  
CMOS low power dissipation  
High noise immunity  
Overvoltage tolerant inputs to 3.6 V  
Low noise overshoot and undershoot < 10 % of VCC  
IOFF circuitry provides partial Power-down mode operation  
Latch-up performance exceeds 100 mA per JESD 78 Class II  
Low static power consumption; ICC = 0.9 μA (maximum)  
Complies with JEDEC standards:  
JESD8-12 (0.8 V to 1.3 V)  
JESD8-11 (0.9 V to 1.65 V)  
JESD8-7 (1.2 V to 1.95 V)  
JESD8-5 (1.8 V to 2.7 V)  
JESD8-B (2.7 V to 3.6 V)  
ESD protection:  
HBM: ANSI/ESDA/JEDEC JS-001 class 3A exceeds 5000 V  
CDM: ANSI/ESDA/JEDEC JS-002 class C3 exceeds 1000 V  
Multiple package options  
Specified from -40 °C to +85 °C and -40 °C to +125 °C  
 
 

与74AUP1G02GM相关器件

型号 品牌 获取价格 描述 数据表
74AUP1G02GM,132 NXP

获取价格

74AUP1G02 - Low-power 2-input NOR-gate SON 6-Pin
74AUP1G02GM-H NXP

获取价格

IC AUP/ULP/V SERIES, 2-INPUT NOR GATE, PDSO6, 1 X 1.45 MM, 0.50 MM HEIGHT, PLASTIC, MO-252
74AUP1G02GN NXP

获取价格

Low-power 2-input NOR gate
74AUP1G02GN NEXPERIA

获取价格

Low-power 2-input NOR gateProduction
74AUP1G02GS NXP

获取价格

Low-power 2-input NOR gate
74AUP1G02GS NEXPERIA

获取价格

Low-power 2-input NOR gateProduction
74AUP1G02GS,132 NXP

获取价格

74AUP1G02 - Low-power 2-input NOR-gate
74AUP1G02GW NXP

获取价格

Low-power 2-input NOR gate
74AUP1G02GW NEXPERIA

获取价格

Low-power 2-input NOR gateProduction
74AUP1G02GW-Q100 NXP

获取价格

IC NOR GATE, Gate