5秒后页面跳转
72V36103L10PF9 PDF预览

72V36103L10PF9

更新时间: 2024-09-16 03:57:03
品牌 Logo 应用领域
艾迪悌 - IDT /
页数 文件大小 规格书
30页 329K
描述
TQFP-128, Tray

72V36103L10PF9 数据手册

 浏览型号72V36103L10PF9的Datasheet PDF文件第2页浏览型号72V36103L10PF9的Datasheet PDF文件第3页浏览型号72V36103L10PF9的Datasheet PDF文件第4页浏览型号72V36103L10PF9的Datasheet PDF文件第5页浏览型号72V36103L10PF9的Datasheet PDF文件第6页浏览型号72V36103L10PF9的Datasheet PDF文件第7页 
3.3 VOLT CMOS SyncFIFOTM WITH BUS-MATCHING  
16,384 x 36  
32,768 x 36  
65,536 x 36  
IDT72V3683  
IDT72V3693  
IDT72V36103  
Big- or Little-Endian format for word and byte bus sizes  
Retransmit Capability  
Reset clears data and configures FIFO, Partial Reset clears data  
but retains configuration settings  
FEATURES  
Memory storage capacity:  
IDT72V3683  
IDT72V3693  
IDT72V36103 – 65,536 x 36  
16,384 x 36  
32,768 x 36  
Mailbox bypass registers for each FIFO  
Free-running CLKA and CLKB may be asynchronous or  
coincident (simultaneous reading and writing of data on a single  
clock edge is permitted)  
Clock frequencies up to 100 MHz (6.5 ns access time)  
Clocked FIFO buffering data from Port A to Port B  
IDT Standard timing (using EF and FF) or First Word Fall  
Through Timing (using OR and IR flag functions)  
Programmable Almost-Empty and Almost-Full flags; each has  
five default offsets (8, 16, 64, 256 and 1,024)  
Serial or parallel programming of partial flags  
Port B bus sizing of 36 bits (long word), 18 bits (word) and 9 bits  
(byte)  
Easily expandable in width and depth  
Auto power down minimizes power dissipation  
Available in a space-saving 128-pin Thin Quad Flatpack (TQFP)  
Pin compatible with the lower density parts, IDT72V3623/  
72V3633/72V3643/72V3653/72V3663/72V3673  
Industrial temperature range (–40°C to +85°C) is available  
FUNCTIONAL BLOCK DIAGRAM  
MBF1  
Mail 1  
Register  
CLKA  
CSA  
Port-A  
W/RA  
Control  
ENA  
Logic  
MBA  
36  
RAM ARRAY  
36  
36  
FIFO1  
Mail1,  
Mail2,  
Reset  
Logic  
16,384 x 36  
32,768 x 36  
65,536 x 36  
RS1  
RS2  
PRS  
36  
RT  
RTM  
FIFO  
Retransmit  
Logic  
Write  
Pointer  
Read  
Pointer  
A0-A35  
B0-B35  
Status Flag  
Logic  
EF/OR  
AE  
FF/IR  
AF  
36  
36  
FS2  
FS0/SD  
FS1/SEN  
Programmable Flag  
Offset Registers  
Timing  
Mode  
FWFT  
16  
CLKB  
CSB  
W/RB  
ENB  
MBB  
BE  
Port-B  
Control  
Logic  
BM  
SIZE  
Mail 2  
Register  
4678 drw 01  
MBF2  
IDTandtheIDTlogoaretrademarksofIntegratedDeviceTechnology,Inc. TheSyncFIFOisatrademarkofIntegratedDeviceTechnology,Inc.  
COMMERICAL TEMPERATURE RANGE  
NOVEMBER 2003  
1
DSC-4678/3  
2003 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.  

与72V36103L10PF9相关器件

型号 品牌 获取价格 描述 数据表
72V36103L10PFG IDT

获取价格

FIFO, 64KX36, 6.5ns, Synchronous, CMOS, PQFP128, GREEN, TQFP-128
72V36103L10PFG8 IDT

获取价格

Bi-Directional FIFO, 64KX36, 6.5ns, Synchronous, CMOS, PQFP128
72V36103L15PF9 IDT

获取价格

TQFP-128, Tray
72V36103L15PFG IDT

获取价格

FIFO, 64KX36, 10ns, Synchronous, CMOS, PQFP128, GREEN, TQFP-128
72V36103L15PFG8 IDT

获取价格

Bi-Directional FIFO, 64KX36, 10ns, Synchronous, CMOS, PQFP128
72V36104L10PF8 IDT

获取价格

TQFP-128, Reel
72V36104L10PF9 IDT

获取价格

TQFP-128, Tray
72V36104L10PFG IDT

获取价格

Bi-Directional FIFO, 64KX36, 6.5ns, Synchronous, CMOS, PQFP128, GREEN, TQFP-128
72V36104L15PFG IDT

获取价格

Bi-Directional FIFO, 64KX36, 10ns, Synchronous, CMOS, PQFP128, GREEN, TQFP-128
72V36106L10PF9 IDT

获取价格

TQFP-128, Tray