5秒后页面跳转
SN74LV74ANSE4 PDF预览

SN74LV74ANSE4

更新时间: 2024-11-15 15:52:19
品牌 Logo 应用领域
德州仪器 - TI 光电二极管输出元件逻辑集成电路触发器
页数 文件大小 规格书
8页 143K
描述
LV/LV-A/LVX/H SERIES, DUAL POSITIVE EDGE TRIGGERED D FLIP-FLOP, COMPLEMENTARY OUTPUT, PDSO14, PLASTIC, SOP-14

SN74LV74ANSE4 技术参数

是否无铅:不含铅是否Rohs认证:符合
生命周期:Obsolete零件包装代码:SOIC
包装说明:SOP,针数:14
Reach Compliance Code:compliantHTS代码:8542.39.00.01
风险等级:5.15Is Samacsys:N
系列:LV/LV-A/LVX/HJESD-30 代码:R-PDSO-G14
JESD-609代码:e4长度:10.2 mm
逻辑集成电路类型:D FLIP-FLOP湿度敏感等级:1
位数:1功能数量:2
端子数量:14最高工作温度:85 °C
最低工作温度:-40 °C输出极性:COMPLEMENTARY
封装主体材料:PLASTIC/EPOXY封装代码:SOP
封装形状:RECTANGULAR封装形式:SMALL OUTLINE
峰值回流温度(摄氏度):260传播延迟(tpd):23 ns
认证状态:Not Qualified座面最大高度:2 mm
最大供电电压 (Vsup):5.5 V最小供电电压 (Vsup):2 V
标称供电电压 (Vsup):2.5 V表面贴装:YES
技术:CMOS温度等级:INDUSTRIAL
端子面层:Nickel/Palladium/Gold (Ni/Pd/Au)端子形式:GULL WING
端子节距:1.27 mm端子位置:DUAL
处于峰值回流温度下的最长时间:NOT SPECIFIED触发器类型:POSITIVE EDGE
宽度:5.3 mm最小 fmax:110 MHz
Base Number Matches:1

SN74LV74ANSE4 数据手册

 浏览型号SN74LV74ANSE4的Datasheet PDF文件第2页浏览型号SN74LV74ANSE4的Datasheet PDF文件第3页浏览型号SN74LV74ANSE4的Datasheet PDF文件第4页浏览型号SN74LV74ANSE4的Datasheet PDF文件第5页浏览型号SN74LV74ANSE4的Datasheet PDF文件第6页浏览型号SN74LV74ANSE4的Datasheet PDF文件第7页 
ꢀꢁ ꢂꢃ ꢄꢅꢆ ꢃ ꢇ ꢀ ꢁꢆ ꢃꢄꢅ ꢆꢃ  
ꢈꢉꢊ ꢄ ꢋꢌ ꢀꢍ ꢎ ꢍꢅꢏ ꢐꢏꢈꢑ ꢏꢐꢎ ꢒꢍ ꢑ ꢑꢏ ꢒꢏꢈ ꢈꢐꢎ ꢓꢋ ꢏ ꢔ ꢄꢍ ꢋ ꢐꢔ ꢄꢌ ꢋꢀ  
SCLS189C − FEBRUARY 1993 − REVISED APRIL 1996  
SN54LV74 . . . J OR W PACKAGE  
SN74LV74 . . . D, DP, OR PW PACKAGE  
(TOP VIEW)  
D
D
D
D
EPIC (Enhanced-Performance Implanted  
CMOS) 2-µ Process  
Typical V  
(Output Ground Bounce)  
OLP  
< 0.8 V at V , T = 25°C  
CC  
A
1CLR  
1D  
V
CC  
2CLR  
2D  
1
2
3
4
5
6
7
14  
13  
12  
11  
Typical V  
(Output V  
Undershoot)  
OHV  
OH  
> 2 V at V , T = 25°C  
CC  
A
1CLK  
1PRE  
1Q  
ESD Protection Exceeds 2000 V Per  
MIL-STD-883C, Method 3015; Exceeds  
200 V Using Machine Model  
(C = 200 pF, R = 0)  
2CLK  
10 2PRE  
9
8
1Q  
2Q  
2Q  
GND  
D
D
Latch-Up Performance Exceeds 250 mA  
Per JEDEC Standard JESD-17  
SN54LV74 . . . FK PACKAGE  
(TOP VIEW)  
Package Options Include Plastic  
Small-Outline (D), Shrink Small-Outline  
(DB), Thin Shrink Small-Outline (PW),  
Ceramic Flat (W) Packages, Chip Carriers  
(FK), and (J) 300-mil DIPs  
3
2
1
20 19  
18  
2D  
1CLK  
NC  
4
5
6
7
8
NC  
17  
16  
description  
2CLK  
1PRE  
NC  
15 NC  
14  
9 10 11 12 13  
These dual positive-edge-triggered D-type flip-  
flops are designed for 2.7-V to 5.5-V V  
operation.  
2PRE  
1Q  
CC  
A low level at the preset (PRE) or clear (CLR)  
inputs sets or resets the outputs regardless of the  
levels of the other inputs. When PRE and CLR are  
inactive (high), data at the data (D) inputs meeting  
the setup-time requirements is transferred to the  
NC − No internal connection  
outputs on the positive-going edge of the clock pulse. Clock triggering occurs at a voltage level and is not directly  
related to the rise time of the clock pulse. Following the hold-time interval, data at the D input can be changed  
without affecting the levels at the outputs.  
The SN74LV74 is available in TI’s shrink small-outline package (DB), which provides the same I/O pin count  
and functionality of standard small-outline packages in less than half the printed-circuit-board area.  
The SN54LV74 is characterized for operation over the full military temperature range of −55°C to 125°C. The  
SN74LV74 is characterized for operation from −40°C to 85°C.  
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of  
Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.  
EPIC is a trademark of Texas Instruments Incorporated.  
Copyright 1996, Texas Instruments Incorporated  
ꢉ ꢁ ꢄꢏꢀꢀ ꢌ ꢎꢕ ꢏꢒꢖ ꢍꢀ ꢏ ꢁ ꢌꢎꢏꢈ ꢗꢘ ꢙꢚ ꢛꢜꢝ ꢞꢟꢠ ꢡꢗ ꢝꢜ ꢡꢗꢢ ꢙꢡꢚ ꢋꢒ ꢌ ꢈ ꢉ ꢣꢎ ꢍꢌ ꢁ  
ꢗꢙ  
ꢠꢡ  
ꢦꢢ ꢥ ꢢ ꢟ ꢠ ꢗ ꢠ ꢥ ꢚ ꢩ  
1
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  
POST OFFICE BOX 1443 HOUSTON, TEXAS 77251−1443  

与SN74LV74ANSE4相关器件

型号 品牌 获取价格 描述 数据表
SN74LV74ANSR TI

获取价格

DUAL POSITIVE-EDGE-TRIGGERED D-TYPE FLIP-FLOPS
SN74LV74ANSRG4 TI

获取价格

LV/LV-A/LVX/H SERIES, DUAL POSITIVE EDGE TRIGGERED D FLIP-FLOP, COMPLEMENTARY OUTPUT, PDSO
SN74LV74APW TI

获取价格

DUAL POSITIVE-EDGE-TRIGGERED D-TYPE FLIP-FLOPS
SN74LV74APWE4 TI

获取价格

LV/LV-A/LVX/H SERIES, DUAL POSITIVE EDGE TRIGGERED D FLIP-FLOP, COMPLEMENTARY OUTPUT, PDSO
SN74LV74APWG4 TI

获取价格

Dual Positive-Edge-Triggered D-Type Flip-Flops 14-TSSOP -40 to 125
SN74LV74APWLE TI

获取价格

Dual Positive-Edge-Triggered D-Type Flip-Flops 14-TSSOP -40 to 85
SN74LV74APWR TI

获取价格

DUAL POSITIVE-EDGE-TRIGGERED D-TYPE FLIP-FLOPS
SN74LV74APWRE4 TI

获取价格

Dual Positive-Edge-Triggered D-Type Flip-Flops 14-TSSOP -40 to 125
SN74LV74APWRG4 TI

获取价格

双路正边沿触发式 D 型触发器 | PW | 14 | -40 to 125
SN74LV74APWT TI

获取价格

DUAL POSITIVE-EDGE-TRIGGERED D-TYPE FLIP-FLOPS