5秒后页面跳转
SN74LV74AQPWRG4Q1 PDF预览

SN74LV74AQPWRG4Q1

更新时间: 2024-10-02 11:07:11
品牌 Logo 应用领域
德州仪器 - TI 光电二极管逻辑集成电路触发器锁存器
页数 文件大小 规格书
10页 225K
描述
汽车类双路上升沿 D 类触发器 | PW | 14 | -40 to 125

SN74LV74AQPWRG4Q1 技术参数

是否无铅: 不含铅是否Rohs认证: 符合
生命周期:Active零件包装代码:TSSOP
包装说明:TSSOP, TSSOP14,.25针数:14
Reach Compliance Code:compliantHTS代码:8542.39.00.01
Factory Lead Time:6 weeks风险等级:1.78
系列:LV/LV-A/LVX/HJESD-30 代码:R-PDSO-G14
JESD-609代码:e4长度:5 mm
负载电容(CL):50 pF逻辑集成电路类型:D FLIP-FLOP
最大频率@ Nom-Sup:45000000 Hz最大I(ol):0.012 A
湿度敏感等级:1位数:1
功能数量:2端子数量:14
最高工作温度:125 °C最低工作温度:-40 °C
输出极性:COMPLEMENTARY封装主体材料:PLASTIC/EPOXY
封装代码:TSSOP封装等效代码:TSSOP14,.25
封装形状:RECTANGULAR封装形式:SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
包装方法:TR峰值回流温度(摄氏度):260
电源:3.3 V最大电源电流(ICC):0.02 mA
Prop。Delay @ Nom-Sup:18 ns传播延迟(tpd):23 ns
认证状态:Not Qualified筛选级别:AEC-Q100
座面最大高度:1.2 mm子类别:FF/Latches
最大供电电压 (Vsup):5.5 V最小供电电压 (Vsup):2 V
标称供电电压 (Vsup):2.5 V表面贴装:YES
技术:CMOS温度等级:AUTOMOTIVE
端子面层:Nickel/Palladium/Gold (Ni/Pd/Au)端子形式:GULL WING
端子节距:0.65 mm端子位置:DUAL
处于峰值回流温度下的最长时间:NOT SPECIFIED触发器类型:POSITIVE EDGE
宽度:4.4 mm最小 fmax:110 MHz

SN74LV74AQPWRG4Q1 数据手册

 浏览型号SN74LV74AQPWRG4Q1的Datasheet PDF文件第2页浏览型号SN74LV74AQPWRG4Q1的Datasheet PDF文件第3页浏览型号SN74LV74AQPWRG4Q1的Datasheet PDF文件第4页浏览型号SN74LV74AQPWRG4Q1的Datasheet PDF文件第5页浏览型号SN74LV74AQPWRG4Q1的Datasheet PDF文件第6页浏览型号SN74LV74AQPWRG4Q1的Datasheet PDF文件第7页 
ꢀꢁ ꢂꢃ ꢄꢅ ꢂꢃ ꢆꢇ ꢈ ꢉ  
ꢊꢋꢆ ꢄ ꢌꢍ ꢀꢎ ꢏ ꢎꢅꢐ ꢇꢐꢊꢑ ꢐꢇꢏ ꢒꢎ ꢑ ꢑꢐ ꢒꢐꢊ ꢊꢇꢏ ꢓꢌ ꢐ ꢔꢄ ꢎꢌ ꢇ ꢔꢄꢍ ꢌ  
SCLS556A − DECEMBER 2003 − REVISED MAY 2004  
D OR PW PACKAGE  
(TOP VIEW)  
D
Qualification in Accordance With  
AEC-Q100  
D
Qualified for Automotive Applications  
1
2
3
4
5
6
7
14  
13  
12  
11  
10  
9
1CLR  
1D  
V
CC  
2CLR  
2D  
D
Customer-Specific Configuration Control  
Can Be Supported Along With  
Major-Change Approval  
1CLK  
1PRE  
1Q  
2CLK  
2PRE  
2Q  
D
D
D
2-V to 5.5-V V  
Operation  
CC  
1Q  
Max t of 13 ns at 5 V  
pd  
8
GND  
2Q  
Typical V  
<0.8 V at V  
(Output Ground Bounce)  
OLP  
CC  
= 3.3 V, T = 25°C  
A
D
D
D
D
D
Typical V  
>2.3 V at V  
(Output V  
Undershoot)  
OHV  
CC  
OH  
= 3.3 V, T = 25°C  
A
Support Mixed-Mode Voltage Operation on  
All Ports  
I
Supports Partial-Power-Down Mode  
off  
Operation  
Latch-Up Performance Exceeds 250 mA Per  
JESD 17  
ESD Protection Exceeds JESD 22  
− 2000-V Human-Body Model (A114-A)  
− 200-V Machine Model (A115-A)  
− 1000-V Charged-Device Model (C101)  
Contact factory for details. Q100 qualification data available on  
request.  
description/ordering informationS  
This dual positive-edge-triggered D-type flip-flop is designed for 2-V to 5.5-V V  
operation.  
CC  
A low level at the preset (PRE) or clear (CLR) inputs sets or resets the outputs, regardless of the levels of the  
other inputs. When PRE and CLR are inactive (high), data at the data (D) inputs meeting the setup-time  
requirements is transferred to the outputs on the positive-going edge of the clock pulse. Clock triggering occurs  
at a voltage level and is not directly related to the rise time of the clock pulse. Following the hold-time interval,  
data at the D input can be changed without affecting the levels at the outputs.  
This device is fully specified for partial-power-down applications using I . The I circuitry disables the outputs,  
off  
off  
preventing damaging current backflow through the device when it is powered down.  
ORDERING INFORMATION  
ORDERABLE  
PART NUMBER  
TOP-SIDE  
MARKING  
PACKAGE  
T
A
SOIC − D  
Tape and reel SN74LV74AQDRQ1  
Tape and reel SN74LV74AQPWRQ1  
LV74A  
LV74A  
−40°C to 125°C  
TSSOP − PW  
Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines  
are available at www.ti.com/sc/package.  
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of  
Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.  
Copyright 2004, Texas Instruments Incorporated  
ꢌꢚ ꢙ ꢥꢠꢟ ꢝ ꢞ ꢟ ꢙꢗ ꢘꢙ ꢚ ꢛ ꢝ ꢙ ꢞ ꢢꢡ ꢟ ꢖꢘ ꢖꢟꢜ ꢝꢖ ꢙꢗꢞ ꢢꢡ ꢚ ꢝꢧ ꢡ ꢝꢡ ꢚ ꢛꢞ ꢙꢘ ꢏꢡꢨ ꢜꢞ ꢎꢗꢞ ꢝꢚ ꢠꢛ ꢡꢗꢝ ꢞ  
ꢞ ꢝ ꢜ ꢗꢥ ꢜ ꢚꢥ ꢩ ꢜ ꢚꢚ ꢜ ꢗ ꢝꢪꢦ ꢌꢚ ꢙ ꢥꢠꢟ ꢝꢖꢙꢗ ꢢꢚ ꢙꢟ ꢡꢞ ꢞꢖ ꢗꢫ ꢥꢙꢡ ꢞ ꢗꢙꢝ ꢗꢡ ꢟꢡ ꢞꢞ ꢜꢚ ꢖꢤ ꢪ ꢖꢗꢟ ꢤꢠꢥ ꢡ  
ꢝ ꢡ ꢞ ꢝꢖ ꢗꢫ ꢙꢘ ꢜ ꢤꢤ ꢢꢜ ꢚ ꢜ ꢛ ꢡ ꢝ ꢡ ꢚ ꢞ ꢦ  
1
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  

与SN74LV74AQPWRG4Q1相关器件

型号 品牌 获取价格 描述 数据表
SN74LV74AQPWRQ1 TI

获取价格

DUAL POSITIVE-EDGE-TRIGGERED D-TYPE FLIP-FLOP
SN74LV74ARGYR TI

获取价格

DUAL POSITIVE-EDGE-TRIGGERED D-TYPE FLIP-FLOPS
SN74LV74ARGYRG4 TI

获取价格

Dual Positive-Edge-Triggered D-Type Flip-Flops 14-VQFN -40 to 125
SN74LV74D TI

获取价格

DUAL POSITIVE-EDGE-TRIGGERED D-TYPE FLIP-FLOPS
SN74LV74DB TI

获取价格

IC LV/LV-A/LVX/H SERIES, DUAL POSITIVE EDGE TRIGGERED D FLIP-FLOP, COMPLEMENTARY OUTPUT, P
SN74LV74DBLE TI

获取价格

Dual Positive-Edge-Triggered D-Type Flip-Flop 14-SSOP -40 to 85
SN74LV74DBR ROCHESTER

获取价格

LV/LV-A/LVX/H SERIES, DUAL POSITIVE EDGE TRIGGERED D FLIP-FLOP, COMPLEMENTARY OUTPUT, PDSO
SN74LV74DBR TI

获取价格

LV/LV-A/LVX/H SERIES, DUAL POSITIVE EDGE TRIGGERED D FLIP-FLOP, COMPLEMENTARY OUTPUT, PDSO
SN74LV74DP TI

获取价格

DUAL POSITIVE-EDGE-TRIGGERED D-TYPE FLIP-FLOPS
SN74LV74DR ROCHESTER

获取价格

LV/LV-A/LVX/H SERIES, DUAL POSITIVE EDGE TRIGGERED D FLIP-FLOP, COMPLEMENTARY OUTPUT, PDSO