5秒后页面跳转
SN74AUP1G58DRLRG4 PDF预览

SN74AUP1G58DRLRG4

更新时间: 2024-11-27 05:24:51
品牌 Logo 应用领域
德州仪器 - TI /
页数 文件大小 规格书
19页 623K
描述
LOW-POWER CONFIGURABLE MULTIPLE-FUNCTION GATE

SN74AUP1G58DRLRG4 技术参数

是否无铅: 不含铅是否Rohs认证: 符合
生命周期:Obsolete零件包装代码:SOT
包装说明:VSOF, FL6,.047,20针数:6
Reach Compliance Code:unknownHTS代码:8542.39.00.01
风险等级:5.39系列:AUP/ULP/V
JESD-30 代码:R-PDSO-F6JESD-609代码:e4
长度:1.6 mm负载电容(CL):30 pF
逻辑集成电路类型:LOGIC CIRCUIT最大I(ol):0.0017 A
湿度敏感等级:1功能数量:1
端子数量:6最高工作温度:85 °C
最低工作温度:-40 °C输出特性:3-STATE
封装主体材料:PLASTIC/EPOXY封装代码:VSOF
封装等效代码:FL6,.047,20封装形状:RECTANGULAR
封装形式:SMALL OUTLINE, VERY THIN PROFILE包装方法:TAPE AND REEL
峰值回流温度(摄氏度):260电源:1.2/3.3 V
Prop。Delay @ Nom-Sup:26.6 ns认证状态:Not Qualified
施密特触发器:YES座面最大高度:0.6 mm
子类别:Gates最大供电电压 (Vsup):3.6 V
最小供电电压 (Vsup):0.8 V标称供电电压 (Vsup):1.2 V
表面贴装:YES技术:CMOS
温度等级:INDUSTRIAL端子面层:Nickel/Palladium/Gold (Ni/Pd/Au)
端子形式:FLAT端子节距:0.5 mm
端子位置:DUAL处于峰值回流温度下的最长时间:NOT SPECIFIED
宽度:1.2 mm

SN74AUP1G58DRLRG4 数据手册

 浏览型号SN74AUP1G58DRLRG4的Datasheet PDF文件第2页浏览型号SN74AUP1G58DRLRG4的Datasheet PDF文件第3页浏览型号SN74AUP1G58DRLRG4的Datasheet PDF文件第4页浏览型号SN74AUP1G58DRLRG4的Datasheet PDF文件第5页浏览型号SN74AUP1G58DRLRG4的Datasheet PDF文件第6页浏览型号SN74AUP1G58DRLRG4的Datasheet PDF文件第7页 
SN74AUP1G58  
LOW-POWER CONFIGURABLE MULTIPLE-FUNCTION GATE  
www.ti.com  
SCES504HNOVEMBER 2003REVISED DECEMBER 2007  
1
FEATURES  
2
Available in the Texas Instruments NanoFree™  
Packages  
3.6-V I/O Tolerant to Support Mixed-Mode  
Signal Operation  
Low Static-Power Consumption  
(ICC = 0.9 µA Max)  
tpd = 5.5 ns Max at 3.3 V  
Suitable for Point-to-Point Applications  
Low Dynamic-Power Consumption  
(Cpd = 4.6 pF Typ at 3.3 V)  
Latch-Up Performance Exceeds 100 mA Per  
JESD 78, Class II  
Low Input Capacitance (Ci = 1.5 pF Typ)  
ESD Performance Tested Per JESD 22  
Low Noise – Overshoot and Undershoot <10%  
of VCC  
2000-V Human-Body Model  
(A114-B, Class II)  
Ioff Supports Partial-Power-Down Mode  
Operation  
200-V Machine Model (A115-A)  
1000-V Charged-Device Model (C101)  
Includes Schmitt-Trigger Inputs  
Wide Operating VCC Range of 0.8 V to 3.6 V  
Optimized for 3.3-V Operation  
ESD Protection Exceeds ±5000 V With  
Human-Body Model  
ln1  
GND  
ln0  
ln2  
ln1  
ln2  
ln1  
GND  
ln0  
ln2  
VCC  
VCC  
GND  
ln0  
Y
VCC  
Y
Y
DRY PACKAGE  
(TOP VIEW)  
YZP OR YZT PACKAGE  
(BOTTOM VIEW)  
YFP PACKAGE  
(BOTTOM VIEW)  
ln0  
GND  
ln1  
Y
VCC  
ln0  
GND  
ln1  
Y
1
2
3
6
5
4
ln1  
GND  
ln0  
ln2  
VCC  
VCC  
ln2  
ln2  
Y
See mechanical drawings for dimensions.  
DESCRIPTION/ORDERING INFORMATION  
The AUP family is TI's premier solution to the industry's low-power needs in battery-powered portable  
applications. This family ensures a very low static and dynamic power consumption across the entire VCC range  
of 0.8 V to 3.6 V, resulting in an increased battery life. This product also maintains excellent signal integrity,  
which produces very low undershoot and overshoot characteristics.  
The SN74AUP1G58 features configurable multiple functions. The output state is determined by eight patterns of  
3-bit input. The user can choose the logic functions AND, OR, NAND, NOR, XNOR, inverter, and noninverter. All  
inputs can be connected to VCC or GND.  
The device functions as an independent gate with Schmitt-trigger inputs, which allow for slow input transition and  
better switching noise immunity at the input.  
NanoFree™ package technology is a major breakthrough in IC packaging concepts, using the die as the  
package.  
1
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of  
Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.  
2
NanoFree is a trademark of Texas Instruments.  
UNLESS OTHERWISE NOTED this document contains  
PRODUCTION DATA information current as of publication date.  
Products conform to specifications per the terms of Texas  
Instruments standard warranty. Production processing does not  
necessarily include testing of all parameters.  
Copyright © 2003–2007, Texas Instruments Incorporated  

SN74AUP1G58DRLRG4 替代型号

型号 品牌 替代类型 描述 数据表
SN74AUP1G58DRLR TI

类似代替

LOW-POWER CONFIGURABLE MULTIPLE-FUNCTION GATE

与SN74AUP1G58DRLRG4相关器件

型号 品牌 获取价格 描述 数据表
SN74AUP1G58DRYR TI

获取价格

LOW-POWER CONFIGURABLE MULTIPLE-FUNCTION GATE
SN74AUP1G58DSFR TI

获取价格

LOW-POWER CONFIGURABLE MULTIPLE-FUNCTION GATE
SN74AUP1G58YEPR TI

获取价格

LOW-POWER CONFIGURABLE MULTIPLE-FUNCTION GATE
SN74AUP1G58YFPR TI

获取价格

LOW-POWER CONFIGURABLE MULTIPLE-FUNCTION GATE
SN74AUP1G58YZPR TI

获取价格

LOW-POWER CONFIGURABLE MULTIPLE-FUNCTION GATE
SN74AUP1G58YZTR TI

获取价格

LOW-POWER CONFIGURABLE MULTIPLE-FUNCTION GATE
SN74AUP1G74 TI

获取价格

LOW-POWER SINGLE POSITIVE-EDGE-TRIGGERED D-TYPE FLIP-FLOP WITH CLEAR AND PRESET
SN74AUP1G74_10 TI

获取价格

LOW-POWER SINGLE POSITIVE-EDGE-TRIGGERED D-TYPE FLIP-FLOP WITH CLEAR AND PRESET
SN74AUP1G74_15 TI

获取价格

Low-Power Single Positive-Edge-Triggered D-Type Flip-Flop
SN74AUP1G74DCTR TI

获取价格

LOW-POWER SINGLE POSITIVE-EDGE-TRIGGERED D-TYPE FLIP-FLOP WITH CLEAR AND PRESET