5秒后页面跳转
MC100LVEL91DWR2G PDF预览

MC100LVEL91DWR2G

更新时间: 2024-11-27 05:30:07
品牌 Logo 应用领域
安森美 - ONSEMI 转换器
页数 文件大小 规格书
6页 112K
描述
3.3 V Triple LVPECL Input to −3.3 V to −5.0 V ECL Output Translator

MC100LVEL91DWR2G 技术参数

是否无铅: 不含铅生命周期:Active
零件包装代码:SOIC包装说明:SOP, SOP20,.4
针数:20Reach Compliance Code:compliant
ECCN代码:EAR99HTS代码:8542.39.00.01
风险等级:5.46最大延迟:0.76 ns
接口集成电路类型:PECL TO ECL TRANSLATORJESD-30 代码:R-PDSO-G20
JESD-609代码:e3长度:12.8 mm
湿度敏感等级:3位数:1
功能数量:3端子数量:20
最高工作温度:85 °C最低工作温度:-40 °C
输出锁存器或寄存器:NONE输出极性:COMPLEMENTARY
封装主体材料:PLASTIC/EPOXY封装代码:SOP
封装等效代码:SOP20,.4封装形状:RECTANGULAR
封装形式:SMALL OUTLINE峰值回流温度(摄氏度):260
电源:+-3.3/-5 V认证状态:Not Qualified
座面最大高度:2.65 mm子类别:Level Translators
最大供电电压:3.8 V最小供电电压:3 V
标称供电电压:3.3 V表面贴装:YES
技术:ECL温度等级:INDUSTRIAL
端子面层:Tin (Sn)端子形式:GULL WING
端子节距:1.27 mm端子位置:DUAL
处于峰值回流温度下的最长时间:40宽度:7.5 mm
Base Number Matches:1

MC100LVEL91DWR2G 数据手册

 浏览型号MC100LVEL91DWR2G的Datasheet PDF文件第2页浏览型号MC100LVEL91DWR2G的Datasheet PDF文件第3页浏览型号MC100LVEL91DWR2G的Datasheet PDF文件第4页浏览型号MC100LVEL91DWR2G的Datasheet PDF文件第5页浏览型号MC100LVEL91DWR2G的Datasheet PDF文件第6页 
MC100LVEL91  
3.3 V Triple LVPECL Input to  
−3.3 V to −5.0 V ECL Output  
Translator  
Description  
http://onsemi.com  
The MC100LVEL91 is a triple LVPECL input to ECL output  
translator. The device receives low voltage differential PECL signals,  
MARKING  
DIAGRAM*  
determined by the V supply level, and translates them to differential  
3.3 V to 5.0 V ECL output signals.  
CC  
To accomplish the level translation the LVEL91 requires three  
power rails. The V  
supply should be connected to the positive  
CC  
20  
supply, and the V pin should be connected to the negative power  
EE  
supply. The GND pins are connected to the system ground plane. Both  
MC100LVEL91  
AWLYYWWG  
V
EE  
and V should be bypassed to ground via 0.01 mF capacitors.  
CC  
1
Under open input conditions, the D input will be biased at V /2  
CC  
SO20  
and the D input will be pulled to GND. This condition will force the  
Q output to a low, ensuring stability.  
DW SUFFIX  
CASE 751D  
1
The V pin, an internally generated voltage supply, is available to  
BB  
this device only. For single-ended input conditions, the unused  
A
= Assembly Location  
= Wafer Lot  
= Year  
= Work Week  
= PbFree Package  
differential input is connected to V as a switching reference voltage.  
BB  
WL  
YY  
WW  
G
V
BB  
may also rebias AC coupled inputs. When used, decouple V  
BB  
and V via a 0.01 mF capacitor and limit current sourcing or sinking  
CC  
to 0.5 mA. When not used, V should be left open.  
BB  
*For additional marking information, refer to  
Application Note AND8002/D.  
Features  
620 ps Typical Propagation Delay  
The 100 Series Contains Temperature Compensation  
Operating Range: V = 3.8 V to 3.0 V;  
CC  
ORDERING INFORMATION  
See detailed ordering and shipping information in the package  
dimensions section on page 4 of this data sheet.  
V
= 3.0 V to 5.5 V; GND = 0 V  
EE  
Q Output will Default LOW with Inputs Open or at GND  
PbFree Packages are Available*  
*For additional information on our PbFree strategy and soldering details, please  
download the ON Semiconductor Soldering and Mounting Techniques  
Reference Manual, SOLDERRM/D.  
©
Semiconductor Components Industries, LLC, 2006  
1
Publication Order Number:  
November, 2006 Rev. 10  
MC100LVEL91/D  

MC100LVEL91DWR2G 替代型号

型号 品牌 替代类型 描述 数据表
MC100LVEL91DWR2 ONSEMI

完全替代

3.3 V Triple LVPECL Input to −3.3 V to −5.0 V ECL Output Translator
MC100LVEL91DWG ONSEMI

完全替代

3.3 V Triple LVPECL Input to −3.3 V to −5.0 V ECL Output Translator
MC100EL91DWR2 ONSEMI

完全替代

5 V Triple PECL Input to −5 V ECL Output Translator

与MC100LVEL91DWR2G相关器件

型号 品牌 获取价格 描述 数据表
MC100LVEL92 ONSEMI

获取价格

Triple PECL to LVPECL Translator
MC100LVEL92_06 ONSEMI

获取价格

5V Triple PECL Input to LVPECL Output Translator
MC100LVEL92DW ONSEMI

获取价格

5V Triple PECL Input to LVPECL Output Translator
MC100LVEL92DW MOTOROLA

获取价格

Triple PECL to LVPECL Translator
MC100LVEL92DWG ONSEMI

获取价格

5V Triple PECL Input to LVPECL Output Translator
MC100LVEL92DWR2 ONSEMI

获取价格

5V Triple PECL Input to LVPECL Output Translator
MC100LVEL92DWR2G ONSEMI

获取价格

5V Triple PECL Input to LVPECL Output Translator
MC100LVELT20 ONSEMI

获取价格

3.3V LVTTL/LVCMOS to Differential LVPECL Translator
MC100LVELT20_06 ONSEMI

获取价格

3.3VLVTTL/LVCMOS to Differential LVPECL Translator
MC100LVELT20D ONSEMI

获取价格

3.3V LVTTL/LVCMOS to Differential LVPECL Translator