5秒后页面跳转
M74HC109RM13TR PDF预览

M74HC109RM13TR

更新时间: 2024-02-28 18:59:14
品牌 Logo 应用领域
意法半导体 - STMICROELECTRONICS 触发器锁存器逻辑集成电路光电二极管
页数 文件大小 规格书
12页 188K
描述
DUAL J-K FLIP FLOP WITH PRESET AND CLEAR

M74HC109RM13TR 技术参数

是否无铅: 不含铅是否Rohs认证: 符合
生命周期:Obsolete零件包装代码:SOIC
包装说明:SOP-16针数:16
Reach Compliance Code:compliantHTS代码:8542.39.00.01
风险等级:5.45Is Samacsys:N
系列:HC/UHJESD-30 代码:R-PDSO-G16
JESD-609代码:e4长度:9.9 mm
负载电容(CL):50 pF逻辑集成电路类型:J-KBAR FLIP-FLOP
最大频率@ Nom-Sup:21000000 Hz最大I(ol):0.004 A
湿度敏感等级:3位数:2
功能数量:2端子数量:16
最高工作温度:125 °C最低工作温度:-55 °C
输出极性:COMPLEMENTARY封装主体材料:PLASTIC/EPOXY
封装代码:SOP封装等效代码:SOP16,.25
封装形状:RECTANGULAR封装形式:SMALL OUTLINE
包装方法:TAPE AND REEL峰值回流温度(摄氏度):260
电源:2/6 V传播延迟(tpd):225 ns
认证状态:Not Qualified座面最大高度:1.75 mm
子类别:FF/Latches最大供电电压 (Vsup):6 V
最小供电电压 (Vsup):2 V标称供电电压 (Vsup):4.5 V
表面贴装:YES技术:CMOS
温度等级:MILITARY端子面层:Nickel/Palladium/Gold (Ni/Pd/Au)
端子形式:GULL WING端子节距:1.27 mm
端子位置:DUAL处于峰值回流温度下的最长时间:30
触发器类型:POSITIVE EDGE宽度:3.9 mm
最小 fmax:25 MHzBase Number Matches:1

M74HC109RM13TR 数据手册

 浏览型号M74HC109RM13TR的Datasheet PDF文件第2页浏览型号M74HC109RM13TR的Datasheet PDF文件第3页浏览型号M74HC109RM13TR的Datasheet PDF文件第4页浏览型号M74HC109RM13TR的Datasheet PDF文件第5页浏览型号M74HC109RM13TR的Datasheet PDF文件第6页浏览型号M74HC109RM13TR的Datasheet PDF文件第7页 
M74HC109  
DUAL J-K FLIP FLOP WITH PRESET AND CLEAR  
HIGH SPEED :  
= 67MHz (TYP.) at V = 6V  
f
MAX  
CC  
LOW POWER DISSIPATION:  
=2µA(MAX.) at T =25°C  
I
CC  
A
HIGH NOISE IMMUNITY:  
= V = 28 % V (MIN.)  
V
NIH  
NIL  
CC  
DIP  
SOP  
TSSOP  
T & R  
SYMMETRICAL OUTPUT IMPEDANCE:  
|I | = I = 4mA (MIN)  
OH  
OL  
BALANCED PROPAGATION DELAYS:  
t
t
ORDER CODES  
PACKAGE  
PLH  
PHL  
WIDE OPERATING VOLTAGE RANGE:  
(OPR) = 2V to 6V  
TUBE  
V
CC  
DIP  
SOP  
M74HC109B1R  
M74HC109M1R  
PIN AND FUNCTION COMPATIBLE WITH  
74 SERIES 109  
M74HC109RM13TR  
M74HC109TTR  
TSSOP  
DESCRIPTION  
are independent of the clock and are  
accomplished by a logic low on the corresponding  
input.  
The M74HC109 is an high speed CMOS DUAL  
J-K FLIP FLOP WITH PRESET AND CLEAR  
fabricated with silicon gate C MOS technology. In  
2
accordance with the logic level on the J and K  
input this device changes state on positive going  
transition of the clock pulse. CLEAR and PRESET  
All inputs are equipped with protection circuits  
against static discharge and transient excess  
voltage.  
PIN CONNECTION AND IEC LOGIC SYMBOLS  
July 2001  
1/12  

与M74HC109RM13TR相关器件

型号 品牌 获取价格 描述 数据表
M74HC109TTR STMICROELECTRONICS

获取价格

DUAL J-K FLIP FLOP WITH PRESET AND CLEAR
M74HC10B1 STMICROELECTRONICS

获取价格

TRIPLE 3-INPUT NAND GATE
M74HC10B1R STMICROELECTRONICS

获取价格

TRIPLE 3-INPUT NAND GATE
M74HC10C1R STMICROELECTRONICS

获取价格

TRIPLE 3-INPUT NAND GATE
M74HC10M1R STMICROELECTRONICS

获取价格

TRIPLE 3-INPUT NAND GATE
M74HC10RM13TR STMICROELECTRONICS

获取价格

TRIPLE 3-INPUT NAND GATE
M74HC10TTR STMICROELECTRONICS

获取价格

TRIPLE 3-INPUT NAND GATE
M74HC11 STMICROELECTRONICS

获取价格

TRIPLE 3-INPUT AND GATE
M74HC112 STMICROELECTRONICS

获取价格

DUAL J-K FLIP FLOP WITH PRESET AND CLEAR
M74HC112_01 STMICROELECTRONICS

获取价格

DUAL J-K FLIP FLOP WITH PRESET AND CLEAR