5秒后页面跳转
DS32EL0124SQ/NOPB PDF预览

DS32EL0124SQ/NOPB

更新时间: 2023-09-03 20:27:56
品牌 Logo 应用领域
德州仪器 - TI 双倍数据速率接口集成电路
页数 文件大小 规格书
34页 2178K
描述
具有 DDR LVDS 并行接口的 125MHz 至 312.5MHz FPGA-Link 解串器 | RHS | 48 | -40 to 85

DS32EL0124SQ/NOPB 技术参数

是否无铅: 不含铅是否Rohs认证: 符合
生命周期:Active包装说明:HVQCCN, LCC48,.27SQ,20
Reach Compliance Code:compliantECCN代码:5A991.B.1
HTS代码:8542.39.00.01风险等级:5.14
差分输出:YES输入特性:DIFFERENTIAL
接口集成电路类型:LINE RECEIVER接口标准:EIA-644; TIA-644
JESD-30 代码:S-PQCC-N48JESD-609代码:e3
长度:7 mm湿度敏感等级:3
功能数量:2端子数量:48
最高工作温度:85 °C最低工作温度:-40 °C
最大输出低电流:0.00001 A封装主体材料:PLASTIC/EPOXY
封装代码:HVQCCN封装等效代码:LCC48,.27SQ,20
封装形状:SQUARE封装形式:CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE
峰值回流温度(摄氏度):260电源:2.5,3.3 V
认证状态:Not Qualified最大接收延迟:
接收器位数:2座面最大高度:0.8 mm
子类别:Line Driver or Receivers最大供电电压:2.625 V
最小供电电压:2.375 V标称供电电压:2.5 V
电源电压1-最大:3.465 V电源电压1-分钟:3.135 V
电源电压1-Nom:3.3 V表面贴装:YES
温度等级:INDUSTRIAL端子面层:Matte Tin (Sn)
端子形式:NO LEAD端子节距:0.5 mm
端子位置:QUAD处于峰值回流温度下的最长时间:NOT SPECIFIED
宽度:7 mmBase Number Matches:1

DS32EL0124SQ/NOPB 数据手册

 浏览型号DS32EL0124SQ/NOPB的Datasheet PDF文件第2页浏览型号DS32EL0124SQ/NOPB的Datasheet PDF文件第3页浏览型号DS32EL0124SQ/NOPB的Datasheet PDF文件第4页浏览型号DS32EL0124SQ/NOPB的Datasheet PDF文件第5页浏览型号DS32EL0124SQ/NOPB的Datasheet PDF文件第6页浏览型号DS32EL0124SQ/NOPB的Datasheet PDF文件第7页 
DS32EL0124, DS32ELX0124  
www.ti.com  
SNLS284K MAY 2008REVISED APRIL 2013  
DS32EL0124 , DS32ELX0124 125 MHz - 312.5 MHz FPGA-Link Deserializer with DDR LVDS  
Parallel Interface  
Check for Samples: DS32EL0124, DS32ELX0124  
1
FEATURES  
KEY SPECIFICATIONS  
2
5-bit DDR LVDS Parallel Data Interface  
Programmable Receive Equalization  
Selectable DC-Balance Decoder  
Selectable De-Scrambler  
1.25 to 3.125 Gbps Serial Data Rate  
125 to 312.5 MHz DDR Parallel Clock  
-40° to +85°C Temperature Range  
> 8 kV ESD (HBM) Protection  
Remote Sense for Automatic Detection and  
Negotiation of Link Status  
0.5 UI Minimum Input Jitter Tolerance (1.25  
Gbps)  
No External Receiver Reference Clock  
Required  
DESCRIPTION  
The DS32EL0124/DS32ELX0124 integrates clock  
and data recovery modules for high-speed serial  
communication over FR-4 printed circuit board  
backplanes, balanced cables, and optical fiber. This  
easy-to-use chipset integrates advanced signal and  
clock conditioning functions, with an FPGA friendly  
interface.  
LVDS Parallel Interface  
Programmable LVDS Output Clock Delay  
Supports Output Data-Valid Signaling  
Supports Keep-Alive Clock Output  
On Chip LC VCOs  
Redundant Serial Input (ELX device only)  
Retimed Serial Output (ELX device only)  
Configurable PLL Loop Bandwidth  
Configurable via SMBus  
The DS32EL0124/DS32ELX0124 deserializes up to  
3.125 Gbps of high speed serial data to 5 LVDS  
outputs without the need for an external reference  
clock. With DC-balance decoding enabled, the  
application payload of 2.5 Gbps is deserialized to 4  
LVDS outputs.  
Loss of Lock and Error Reporting  
48-pin WQFN Package with Exposed DAP  
The  
DS32EL0124/DS32ELX01214  
deserializers  
feature a remote sense capability to automatically  
signal link status conditions to its companion  
DS32EL0421/ELX0421 serializers without requiring  
an additional feedback path.  
APPLICATIONS  
Imaging: Industrial, Medical Security, Printers  
Displays: LED Walls, Commercial  
Video Transport  
The parallel LVDS interface of these devices reduce  
FPGA I/O pins, board trace count and alleviates EMI  
issues, when compared to traditional single-ended  
wide bus interfaces.  
Communication Systems  
Test and Measurement  
Industrial Bus  
The DS32EL0124/ELX0124 is programmable through  
a SMBus interface as well as through control pins.  
1
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of  
Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.  
2
All trademarks are the property of their respective owners.  
PRODUCTION DATA information is current as of publication date.  
Products conform to specifications per the terms of the Texas  
Instruments standard warranty. Production processing does not  
necessarily include testing of all parameters.  
Copyright © 2008–2013, Texas Instruments Incorporated  

DS32EL0124SQ/NOPB 替代型号

型号 品牌 替代类型 描述 数据表
DS32EL0124SQE/NOPB TI

类似代替

具有 DDR LVDS 并行接口的 125MHz 至 312.5MHz FPGA-Link
DS32ELX0124SQE/NOPB TI

类似代替

具有 DDR LVDS 并行接口的 125MHz 至 312.5MHz FPGA-Link

与DS32EL0124SQ/NOPB相关器件

型号 品牌 获取价格 描述 数据表
DS32EL0124SQE NSC

获取价格

125 MHz- 312.5 MHz FPGA-Link Deserializer with DDR LVDS Parallel Interface
DS32EL0124SQE/NOPB TI

获取价格

具有 DDR LVDS 并行接口的 125MHz 至 312.5MHz FPGA-Link
DS32EL0124SQX NSC

获取价格

125 MHz- 312.5 MHz FPGA-Link Deserializer with DDR LVDS Parallel Interface
DS32EL0124SQX/NOPB TI

获取价格

具有 DDR LVDS 并行接口的 125MHz 至 312.5MHz FPGA-Link
DS32EL0421 TI

获取价格

5-bit DDR LVDS Parallel Data Interface
DS32EL0421 NSC

获取价格

125 - 312.5 MHz Serializer with DDR LVDS Parallel LVDS Interface
DS32EL0421_0807 NSC

获取价格

125 - 312.5 MHz Serializer with DDR LVDS Parallel LVDS Interface
DS32EL0421_09 NSC

获取价格

125-312.5 MHz FPGA-Link Serializer with DDR LVDS Parallel Interface
DS32EL0421SQ TI

获取价格

5-bit DDR LVDS Parallel Data Interface
DS32EL0421SQ/NOPB TI

获取价格

具有 DDR LVDS 并行接口的 125MHz 至 312.5MHz FPGA-Link