5秒后页面跳转
CY7C1020B-15VC PDF预览

CY7C1020B-15VC

更新时间: 2024-10-27 22:39:47
品牌 Logo 应用领域
赛普拉斯 - CYPRESS /
页数 文件大小 规格书
10页 183K
描述
32K x 16 Static RAM

CY7C1020B-15VC 技术参数

是否Rohs认证: 不符合生命周期:Obsolete
零件包装代码:SOJ包装说明:0.400 INCH, SOJ-44
针数:44Reach Compliance Code:not_compliant
ECCN代码:3A991.B.2.BHTS代码:8542.32.00.41
Factory Lead Time:1 week风险等级:5.75
最长访问时间:15 nsI/O 类型:COMMON
JESD-30 代码:R-PDSO-J44JESD-609代码:e0
长度:28.575 mm内存密度:524288 bit
内存集成电路类型:STANDARD SRAM内存宽度:16
功能数量:1端子数量:44
字数:32768 words字数代码:32000
工作模式:ASYNCHRONOUS最高工作温度:70 °C
最低工作温度:组织:32KX16
输出特性:3-STATE封装主体材料:PLASTIC/EPOXY
封装代码:SOJ封装等效代码:SOJ44,.44
封装形状:RECTANGULAR封装形式:SMALL OUTLINE
并行/串行:PARALLEL电源:5 V
认证状态:Not Qualified座面最大高度:3.7592 mm
最大待机电流:0.003 A最小待机电流:4.5 V
子类别:SRAMs最大压摆率:0.13 mA
最大供电电压 (Vsup):5.5 V最小供电电压 (Vsup):4.5 V
标称供电电压 (Vsup):5 V表面贴装:YES
技术:CMOS温度等级:COMMERCIAL
端子面层:Tin/Lead (Sn/Pb)端子形式:J BEND
端子节距:1.27 mm端子位置:DUAL
宽度:10.16 mmBase Number Matches:1

CY7C1020B-15VC 数据手册

 浏览型号CY7C1020B-15VC的Datasheet PDF文件第2页浏览型号CY7C1020B-15VC的Datasheet PDF文件第3页浏览型号CY7C1020B-15VC的Datasheet PDF文件第4页浏览型号CY7C1020B-15VC的Datasheet PDF文件第5页浏览型号CY7C1020B-15VC的Datasheet PDF文件第6页浏览型号CY7C1020B-15VC的Datasheet PDF文件第7页 
020B  
CY7C1020B  
32K x 16 Static RAM  
Writing to the device is accomplished by taking Chip Enable  
(CE) and Write Enable (WE) inputs LOW. If Byte Low Enable  
(BLE) is LOW, then data from I/O pins (I/O1 through I/O8), is  
written into the location specified on the address pins (A0  
through A15). If Byte High Enable (BHE) is LOW, then data  
from I/O pins (I/O9 through I/O16) is written into the location  
specified on the address pins (A0 through A15).  
Features  
• High speed  
— tAA = 12, 15 ns  
• CMOS for optimum speed/power  
• Low active power  
— 825 mW (max.)  
Reading from the device is accomplished by taking Chip En-  
able (CE) and Output Enable (OE) LOW while forcing the Write  
Enable (WE) HIGH. If Byte Low Enable (BLE) is LOW, then  
data from the memory location specified by the address pins  
will appear on I/O1 to I/O8. If Byte High Enable (BHE) is LOW,  
then data from memory will appear on I/O9 to I/O16. See the  
truth table at the back of this data sheet for a complete descrip-  
tion of read and write modes.  
• Low CMOS standby power (L version only)  
— 2.75 mW (max.)  
• Automatic power-down when deselected  
• Independent control of upper and lower bits  
• Available in 44-pin TSOP II and 400-mil SOJ  
Functional Description  
The input/output pins (I/O1 through I/O16) are placed in a  
high-impedance state when the device is deselected (CE  
HIGH), the outputs are disabled (OE HIGH), the BHE and BLE  
are disabled (BHE, BLE HIGH), or during a write operation (CE  
LOW, and WE LOW).  
The CY7C1020B is a high-performance CMOS static RAM or-  
ganized as 32,768 words by 16 bits. This device has an auto-  
matic power-down feature that significantly reduces power  
consumption when deselected.  
The CY7C1020B is available in standard 44-pin TSOP Type II  
and 400-mil-wide SOJ packages.  
Logic Block Diagram  
Pin Configuration  
SOJ / TSOP II  
DATA IN DRIVERS  
Top View  
44  
1
2
3
4
5
6
NC  
A
5
43  
42  
41  
40  
39  
38  
A
A
3
6
A
2
A
7
A
A
A
7
6
5
4
OE  
A
1
A
BHE  
BLE  
I/O  
0
32K x 16  
CE  
A
A
A
A
I/O –I/O  
RAM Array  
I/O  
1
8
7
1
16  
37  
36  
35  
34  
33  
3
2
I/O  
I/O  
8
I/O  
I/O  
2
3
15  
14  
13  
I/O I/O  
9
9
16  
10  
11  
12  
I/O  
V
SS  
I/O  
1
0
4
CC  
V
SS  
A
V
V
CC  
I/O  
32  
31  
30  
29  
28  
27  
I/O  
I/O  
13  
5
6
7
8
12  
11  
I/O  
I/O  
I/O  
14  
15  
16  
I/O  
I/O  
10  
9
COLUMN DECODER  
WE 17  
18  
NC  
A
A
A
A
15  
14  
13  
8
BHE  
19  
20  
21  
22  
26  
25  
A
9
10  
11  
WE  
CE  
OE  
A
A
A
12  
24  
23  
NC  
NC  
BLE  
Selection Guide  
7C1020B-12  
7C1020B-15  
Maximum Access Time (ns)  
Commercial  
Commercial  
Commercial  
L
12  
140  
3
15  
130  
3
Maximum Operating Current (mA)  
Maximum CMOS Standby Current (mA)  
0.5  
0.5  
Cypress Semiconductor Corporation  
3901 North First Street  
San Jose  
CA 95134  
408-943-2600  
Document #: 38-05171 Rev. *A  
Revised August 20, 2002  

与CY7C1020B-15VC相关器件

型号 品牌 获取价格 描述 数据表
CY7C1020B-15VCT ROCHESTER

获取价格

32KX16 STANDARD SRAM, 15ns, PDSO44, 0.400 INCH, SOJ-44
CY7C1020B-15VCT CYPRESS

获取价格

Standard SRAM, 32KX16, 15ns, CMOS, PDSO44, 0.400 INCH, SOJ-44
CY7C1020B-15ZC CYPRESS

获取价格

32K x 16 Static RAM
CY7C1020B-15ZXC CYPRESS

获取价格

32K x 16 Static RAM
CY7C1020B-15ZXC ROCHESTER

获取价格

32KX16 STANDARD SRAM, 15ns, PDSO44, LEAD FREE, TSOP2-44
CY7C1020BL-12VC CYPRESS

获取价格

32K x 16 Static RAM
CY7C1020BL-12ZC CYPRESS

获取价格

32K x 16 Static RAM
CY7C1020BL-15VC CYPRESS

获取价格

32K x 16 Static RAM
CY7C1020BL-15ZC ROCHESTER

获取价格

32KX16 STANDARD SRAM, 15ns, PDSO44, TSOP2-44
CY7C1020BL-15ZC CYPRESS

获取价格

32K x 16 Static RAM