5秒后页面跳转
74LVC2G17GV,125 PDF预览

74LVC2G17GV,125

更新时间: 2024-11-17 09:09:39
品牌 Logo 应用领域
恩智浦 - NXP /
页数 文件大小 规格书
19页 199K
描述
74LVC2G17 - Dual non-inverting Schmitt trigger with 5 V tolerant input TSOP 6-Pin

74LVC2G17GV,125 数据手册

 浏览型号74LVC2G17GV,125的Datasheet PDF文件第2页浏览型号74LVC2G17GV,125的Datasheet PDF文件第3页浏览型号74LVC2G17GV,125的Datasheet PDF文件第4页浏览型号74LVC2G17GV,125的Datasheet PDF文件第5页浏览型号74LVC2G17GV,125的Datasheet PDF文件第6页浏览型号74LVC2G17GV,125的Datasheet PDF文件第7页 
74LVC2G17  
Dual non-inverting Schmitt trigger with 5 V tolerant input  
Rev. 8 — 2 May 2013  
Product data sheet  
1. General description  
The 74LVC2G17 provides two non-inverting buffers with Schmitt trigger input. It is capable  
of transforming slowly changing input signals into sharply defined, jitter-free output  
signals.  
Inputs can be driven from either 3.3 V or 5 V devices. This feature allows the use of these  
devices as translators in a mixed 3.3 V and 5 V environment.  
This device is fully specified for partial power-down applications using IOFF  
.
The IOFF circuitry disables the output, preventing the damaging backflow current through  
the device when it is powered down.  
2. Features and benefits  
Wide supply voltage range from 1.65 V to 5.5 V  
5 V tolerant input/output for interfacing with 5 V logic  
High noise immunity  
Complies with JEDEC standard:  
JESD8-7 (1.65 V to 1.95 V)  
JESD8-5 (2.3 V to 2.7 V)  
JESD-8B/JESD36 (2.7 V to 3.6 V)  
ESD protection:  
HBM JESD22-A114F exceeds 2000 V  
MM JESD22-A115-A exceeds 200 V  
24 mA output drive (VCC = 3.0 V)  
CMOS low-power consumption  
Latch-up performance exceeds 250 mA  
Direct interface with TTL levels  
Multiple package options  
Specified from 40 C to +85 C and 40 C to +125 C  
3. Applications  
Wave and pulse shapers for highly noisy environments  

74LVC2G17GV,125 替代型号

型号 品牌 替代类型 描述 数据表
SN74LVC2G17QDCKRQ1 TI

类似代替

DUAL SCHMITT-TRIGGER BUFFER
NL27WZ17DFT2G ONSEMI

功能相似

Dual Non-Inverting Schmitt Trigger Buffer

与74LVC2G17GV,125相关器件

型号 品牌 获取价格 描述 数据表
74LVC2G17GV-Q100 NXP

获取价格

Dual non-inverting Schmitt trigger with 5 V tolerant input
74LVC2G17GV-Q100 NEXPERIA

获取价格

Dual non-inverting Schmitt trigger with 5 V tolerant inputProduction
74LVC2G17GV-Q100H NXP

获取价格

74LVC2G17-Q100 - Dual non-inverting Schmitt trigger with 5 V tolerant input TSOP 6-Pin
74LVC2G17GW ICSI

获取价格

Dual non-inverting Schmitt-trigger with 5 V tolerant input
74LVC2G17GW NXP

获取价格

Dual non-inverting Schmitt-trigger with 5 V tolerant input
74LVC2G17GW NEXPERIA

获取价格

Dual non-inverting Schmitt trigger with 5 V tolerant inputProduction
74LVC2G17GW,125 NXP

获取价格

74LVC2G17 - Dual non-inverting Schmitt trigger with 5 V tolerant input TSSOP 6-Pin
74LVC2G17GW,132 NXP

获取价格

Buffer, LVC/LCX/Z Series, 2-Func, 1-Input, CMOS, PDSO6
74LVC2G17GW115 NXP

获取价格

LVC/LCX/Z SERIES, DUAL 1-INPUT NON-INVERT GATE, PDSO6
74LVC2G17GW-G NXP

获取价格

Dual non-inverting Schmitt trigger with 5 V tolerant input