5秒后页面跳转
74AHCT32PW-Q100 PDF预览

74AHCT32PW-Q100

更新时间: 2024-11-09 02:56:59
品牌 Logo 应用领域
安世 - NEXPERIA 光电二极管逻辑集成电路
页数 文件大小 规格书
15页 705K
描述
Quad 2-input OR gate

74AHCT32PW-Q100 技术参数

是否Rohs认证: 符合生命周期:Active
包装说明:TSSOP,Reach Compliance Code:compliant
HTS代码:8542.39.00.01风险等级:5.61
系列:AHCT/VHCT/VTJESD-30 代码:R-PDSO-G14
JESD-609代码:e4长度:5 mm
逻辑集成电路类型:OR GATE湿度敏感等级:1
功能数量:4输入次数:2
端子数量:14最高工作温度:125 °C
最低工作温度:-40 °C封装主体材料:PLASTIC/EPOXY
封装代码:TSSOP封装形状:RECTANGULAR
封装形式:SMALL OUTLINE, THIN PROFILE, SHRINK PITCH峰值回流温度(摄氏度):260
传播延迟(tpd):10 ns筛选级别:AEC-Q100
座面最大高度:1.1 mm最大供电电压 (Vsup):5.5 V
最小供电电压 (Vsup):4.5 V标称供电电压 (Vsup):5 V
表面贴装:YES技术:CMOS
温度等级:AUTOMOTIVE端子面层:Nickel/Palladium/Gold/Silver (Ni/Pd/Au/Ag)
端子形式:GULL WING端子节距:0.65 mm
端子位置:DUAL处于峰值回流温度下的最长时间:30
宽度:4.4 mmBase Number Matches:1

74AHCT32PW-Q100 数据手册

 浏览型号74AHCT32PW-Q100的Datasheet PDF文件第2页浏览型号74AHCT32PW-Q100的Datasheet PDF文件第3页浏览型号74AHCT32PW-Q100的Datasheet PDF文件第4页浏览型号74AHCT32PW-Q100的Datasheet PDF文件第5页浏览型号74AHCT32PW-Q100的Datasheet PDF文件第6页浏览型号74AHCT32PW-Q100的Datasheet PDF文件第7页 
74AHC32-Q100; 74AHCT32-Q100  
Quad 2-input OR gate  
Rev. 1 — 26 March 2013  
Product data sheet  
1. General description  
The 74AHC32-Q100; 74AHCT32-Q100 is a high-speed Si-gate CMOS device and is pin  
compatible with Low-power Schottky TTL (LSTTL). It is specified in compliance with  
JEDEC standard No. 7-A.  
The 74AHC32-Q100; 74AHCT32-Q100 provides the 2-input OR function.  
This product has been qualified to the Automotive Electronics Council (AEC) standard  
Q100 (Grade 1) and is suitable for use in automotive applications.  
2. Features and benefits  
Automotive product qualification in accordance with AEC-Q100 (Grade 1)  
Specified from 40 C to +85 C and from 40 C to +125 C  
Balanced propagation delays  
All inputs have Schmitt-trigger actions  
Inputs accept voltages higher than VCC  
Input levels:  
For 74AHC32-Q100: CMOS level  
For 74AHCT32-Q100: TTL level  
ESD protection:  
MIL-STD-883, method 3015 exceeds 2000 V  
HBM JESD22-A114F exceeds 2000 V  
MM JESD22-A115-A exceeds 200 V (C = 200 pF, R = 0 )  
Multiple package options  

与74AHCT32PW-Q100相关器件

型号 品牌 获取价格 描述 数据表
74AHCT32PW-T NXP

获取价格

暂无描述
74AHCT32-Q100 NEXPERIA

获取价格

Quad 2-input OR gate
74AHCT32S14 DIODES

获取价格

QUADRUPLE 2-INPUT OR GATES
74AHCT32S14-13 DIODES

获取价格

QUADRUPLE 2-INPUT OR GATES
74AHCT32T14 DIODES

获取价格

QUADRUPLE 2-INPUT OR GATES
74AHCT32T14-13 DIODES

获取价格

QUADRUPLE 2-INPUT OR GATES
74AHCT373 NXP

获取价格

Octal D-type transparent latch; 3-state
74AHCT373D NXP

获取价格

Octal D-type transparent latch; 3-state
74AHCT373D,118 NXP

获取价格

74AHC(T)373 - Octal D-type transparent latch; 3-state SOP 20-Pin
74AHCT373E IDT

获取价格

D Latch, 1-Func, 8-Bit, CMOS, CDFP20