5秒后页面跳转
MC100EL34D PDF预览

MC100EL34D

更新时间: 2024-02-03 08:56:20
品牌 Logo 应用领域
安森美 - ONSEMI 时钟驱动器时钟发生器逻辑集成电路光电二极管
页数 文件大小 规格书
8页 69K
描述
5V ECL ±2, ±4, ±8 Clock Generation Chip

MC100EL34D 技术参数

是否Rohs认证: 不符合生命周期:Obsolete
零件包装代码:SOIC包装说明:SO-16
针数:16Reach Compliance Code:not_compliant
HTS代码:8542.39.00.01风险等级:5.2
其他特性:NECL MODE: VCC = 0V WITH VEE = -4.2V TO -5.7V系列:100EL
输入调节:DIFFERENTIALJESD-30 代码:R-PDSO-G16
JESD-609代码:e0长度:9.9 mm
逻辑集成电路类型:LOW SKEW CLOCK DRIVER功能数量:1
反相输出次数:端子数量:16
实输出次数:3最高工作温度:85 °C
最低工作温度:-40 °C输出特性:OPEN-EMITTER
封装主体材料:PLASTIC/EPOXY封装代码:SOP
封装等效代码:SOP16,.25封装形状:RECTANGULAR
封装形式:SMALL OUTLINE峰值回流温度(摄氏度):240
电源:-4.5 V传播延迟(tpd):1.2 ns
认证状态:Not QualifiedSame Edge Skew-Max(tskwd):0.05 ns
座面最大高度:1.75 mm子类别:Clock Drivers
最大供电电压 (Vsup):5.7 V最小供电电压 (Vsup):4.2 V
标称供电电压 (Vsup):5 V表面贴装:YES
技术:ECL温度等级:INDUSTRIAL
端子面层:Tin/Lead (Sn80Pb20)端子形式:GULL WING
端子节距:1.27 mm端子位置:DUAL
处于峰值回流温度下的最长时间:30宽度:3.9 mm
最小 fmax:1100 MHzBase Number Matches:1

MC100EL34D 数据手册

 浏览型号MC100EL34D的Datasheet PDF文件第2页浏览型号MC100EL34D的Datasheet PDF文件第3页浏览型号MC100EL34D的Datasheet PDF文件第4页浏览型号MC100EL34D的Datasheet PDF文件第5页浏览型号MC100EL34D的Datasheet PDF文件第6页浏览型号MC100EL34D的Datasheet PDF文件第7页 
MC10EL34, MC100EL34  
5VĄECL ÷2, ÷4, ÷8 Clock  
Generation Chip  
The MC10/100EL34 is a low skew ÷2, ÷4, ÷8 clock generation chip  
designed explicitly for low skew clock generation applications. The  
internal dividers are synchronous to each other, therefore, the common  
output edges are all precisely aligned. The V pin, an internally  
http://onsemi.com  
BB  
generated voltage supply, is available to this device only. For  
single-ended input conditions, the unused differential input is  
MARKING  
DIAGRAMS  
connected to V as a switching reference voltage. V may also  
BB  
BB  
16  
rebias AC coupled inputs. When used, decouple V and V via a  
BB  
CC  
SO–16  
D SUFFIX  
CASE 751B  
0.01 mF capacitor and limit current sourcing or sinking to 0.5 mA.  
10EL34  
AWLYWW  
When not used, V should be left open.  
16  
BB  
The common enable (EN) is synchronous so that the internal  
dividers will only be enabled/disabled when the internal clock is  
already in the LOW state. This avoids any chance of generating a runt  
clock pulse on the internal clock when the device is enabled/disabled  
as can happen with an asynchronous control. An internal runt pulse  
could lead to losing synchronization between the internal divider  
stages. The internal enable flip-flop is clocked on the falling edge of  
the input clock, therefore, all associated specification limits are  
referenced to the negative edge of the clock input.  
1
1
16  
A
= Assembly Location  
WL = Wafer Lot  
YY = Year  
100EL34  
AWLYWW  
WW = Work Week  
1
Upon startup, the internal flip-flops will attain a random state; the  
master reset (MR) input allows for the synchronization of the internal  
dividers, as well as multiple EL34s in a system.  
ORDERING INFORMATION  
Device  
Package  
SO–16  
SO–16  
SO–16  
SO–16  
Shipping  
MC10EL34D  
48 Units / Rail  
2500 Units / Reel  
48 Units / Rail  
The 100 Series contains temperature compensation.  
MC10EL34DR2  
MC100EL34D  
MC100EL34DR2  
50 ps Output-to-Output Skew  
Synchronous Enable/Disable  
Master Reset for Synchronization  
ESD Protection: > 1 KV HBM, > 100 V MM  
2500 Units / Reel  
PECL Mode Operating Range: V = 4.2 V to 5.7 V  
CC  
with V = 0 V  
EE  
NECL Mode Operating Range: V = 0 V  
CC  
with V = –4.2 V to –5.7 V  
EE  
Internal Input Pulldown Resistors on CLK(s), EN, and MR  
Meets or Exceeds JEDEC Spec EIA/JESD78 IC Latchup Test  
Moisture Sensitivity Level 1  
For Additional Information, see Application Note AND8003/D  
Flammability Rating: UL–94 code V–0 @ 1/8”,  
Oxygen Index 28 to 34  
Transistor Count = 191 devices  
Semiconductor Components Industries, LLC, 2000  
1
Publication Order Number:  
October, 2000 – Rev. 3  
MC10EL34/D  

MC100EL34D 替代型号

型号 品牌 替代类型 描述 数据表
MC10EL34DR2G ONSEMI

完全替代

5V ECL ±2, ±4, ±8 Clock Generation Chip
MC100EL34DG ONSEMI

类似代替

5V ECL ±2, ±4, ±8 Clock Generation Chip
MC10EL34DG ONSEMI

类似代替

5V ECL ±2, ±4, ±8 Clock Generation Chip

与MC100EL34D相关器件

型号 品牌 获取价格 描述 数据表
MC100EL34DG ONSEMI

获取价格

5V ECL ±2, ±4, ±8 Clock Generation Chip
MC100EL34DR2 ONSEMI

获取价格

±2,±4,±8 Clock Generation Chip
MC100EL34DR2G ONSEMI

获取价格

5V ECL ±2, ±4, ±8 Clock Generation Chip
MC100EL35 ONSEMI

获取价格

JK Flip-Flop
MC100EL35D MOTOROLA

获取价格

JK Flip-Flop.
MC100EL35D ONSEMI

获取价格

5V ECL JK Flip-Flop
MC100EL35DG ONSEMI

获取价格

5V ECL JK Flip-Flop
MC100EL35DR2 ONSEMI

获取价格

5V ECL JK Flip-Flop
MC100EL35DR2G ONSEMI

获取价格

5V ECL JK Flip-Flop
MC100EL35DT ONSEMI

获取价格

5V ECL JK Flip-Flop