5秒后页面跳转
ISPLSI3256E-100LM PDF预览

ISPLSI3256E-100LM

更新时间: 2024-10-29 20:22:51
品牌 Logo 应用领域
莱迪思 - LATTICE 时钟输入元件可编程逻辑
页数 文件大小 规格书
15页 218K
描述
EE PLD, 13ns, 256-Cell, CMOS, PQFP304, MQFP-304

ISPLSI3256E-100LM 技术参数

是否Rohs认证: 不符合生命周期:Obsolete
零件包装代码:QFP包装说明:MQFP-304
针数:304Reach Compliance Code:compliant
ECCN代码:EAR99HTS代码:8542.39.00.01
风险等级:5.84其他特性:SYNCHRONOUS & ASYNCHRONOUS CLOCKS; 32 GLBS
最大时钟频率:77 MHz系统内可编程:YES
JESD-30 代码:S-PQFP-G304JESD-609代码:e0
JTAG BST:YES长度:39.7 mm
专用输入次数:I/O 线路数量:256
宏单元数:256端子数量:304
最高工作温度:70 °C最低工作温度:
组织:0 DEDICATED INPUTS, 256 I/O输出函数:MACROCELL
封装主体材料:PLASTIC/EPOXY封装代码:FQFP
封装等效代码:QFP304,1.7SQ,20封装形状:SQUARE
封装形式:FLATPACK, FINE PITCH电源:5 V
可编程逻辑类型:EE PLD传播延迟:13 ns
认证状态:Not Qualified座面最大高度:4.55 mm
子类别:Programmable Logic Devices最大供电电压:5.25 V
最小供电电压:4.75 V标称供电电压:5 V
表面贴装:YES技术:CMOS
温度等级:COMMERCIAL端子面层:Tin/Lead (Sn/Pb)
端子形式:GULL WING端子节距:0.5 mm
端子位置:QUAD宽度:39.7 mm
Base Number Matches:1

ISPLSI3256E-100LM 数据手册

 浏览型号ISPLSI3256E-100LM的Datasheet PDF文件第2页浏览型号ISPLSI3256E-100LM的Datasheet PDF文件第3页浏览型号ISPLSI3256E-100LM的Datasheet PDF文件第4页浏览型号ISPLSI3256E-100LM的Datasheet PDF文件第5页浏览型号ISPLSI3256E-100LM的Datasheet PDF文件第6页浏览型号ISPLSI3256E-100LM的Datasheet PDF文件第7页 
®
ispLSI 3256E  
In-System Programmable High Density PLD  
Features  
Functional Block Diagram  
• HIGH-DENSITY PROGRAMMABLE LOGIC  
— 256 I/O Pins  
— 12000 PLD Gates  
ORP  
ORP  
ORP  
ORP  
Boundary  
Scan  
H3 H2 H1 H0  
G3 G2 G1 G0  
— 512 Registers  
— High Speed Global Interconnect  
— Wide Input Gating for Fast Counters, State  
Machines, Address Decoders, etc.  
— Small Logic Block Size for Random Logic  
A0  
A1  
A2  
A3  
F3  
F2  
F1  
F0  
D
D
D
D
D
D
D
D
Q
Q
Q
Q
Q
Q
Q
Q
OR  
Array  
• HIGH PERFORMANCE E2CMOS® TECHNOLOGY  
fmax = 100 MHz Maximum Operating Frequency  
tpd = 10 ns Propagation Delay  
Twin  
GLB  
— TTL Compatible Inputs and Outputs  
— Electrically Erasable and Reprogrammable  
— Non-Volatile  
OR  
B0  
B1  
B2  
B3  
E3  
E2  
E1  
E0  
Array  
— 100% Tested at Time of Manufacture  
— Unused Product Term Shutdown Saves Power  
Global Routing Pool  
• IN-SYSTEM PROGRAMMABLE  
— 5V In-System Programmable (ISP™) using Lattice  
ISP or Boundary Scan Test (IEEE 1149.1) Protocol  
— Increased Manufacturing Yields, Reduced Time-to-  
Market, and Improved Product Quality  
C0 C1 C2 C3  
ORP ORP  
D1 D2  
D0  
D3  
ORP  
ORP  
— Reprogram Soldered Devices for Faster Debugging  
0139A/3256E  
• 100% IEEE 1149.1 BOUNDARY SCAN COMPATIBLE  
Description  
• OFFERS THE EASE OF USE AND FAST SYSTEM  
SPEED OF PLDs WITH THE DENSITY AND FLEXIBILITY  
OF FIELD PROGRAMMABLE GATE ARRAYS  
— Complete Programmable Device Can Combine Glue  
Logic and Structured Designs  
The ispLSI 3256E is a High Density Programmable Logic  
Device containing 512 Registers, 256 Universal I/O pins,  
five Dedicated Clock Input Pins, 16 Output Routing Pools  
(ORP) and a Global Routing Pool (GRP) which allows  
complete inter-connectivity between all of these ele-  
ments. The ispLSI 3256E features 5V in-system  
programmability and in-system diagnostic capabilities.  
The ispLSI 3256E offers non-volatile reprogrammability  
of the logic, as well as the interconnect to provide truly  
reconfigurable systems.  
— Five Dedicated Clock Input Pins  
— Synchronous and Asynchronous Clocks  
— Programmable Output Slew Rate Control to Mini-  
mize Switching Noise  
— Flexible Pin Placement  
— Optimized Global Routing Pool Provides Global  
Interconnectivity  
• ispEXPERT™ – LOGIC COMPILER AND COMPLETE  
ISP DEVICE DESIGN SYSTEMS FROM HDL SYNTHESIS  
THROUGH IN-SYSTEM PROGRAMMING  
The basic unit of logic on the ispLSI 3256E device is the  
TwinGenericLogicBlock(TwinGLB)labelledA0,A1...H3.  
There are a total of 32 Twin GLBs in the ispLSI 3256E  
device. Each Twin GLB has 24 inputs, a programmable  
AND array and two OR/Exclusive-OR Arrays and eight  
outputs which can be configured to be either combinato-  
rial or registered. All Twin GLB inputs come from the  
GRP.  
— Superior Quality of Results  
— Tightly Integrated with Leading CAE Vendor Tools  
— Productivity Enhancing Timing Analyzer, Explore  
Tools, Timing Simulator and ispANALYZER™  
— PC and UNIX Platforms  
Copyright©1999LatticeSemiconductorCorp. Allbrandorproductnamesaretrademarksorregisteredtrademarksoftheirrespectiveholders. Thespecificationsandinformationhereinaresubject  
to change without notice.  
LATTICE SEMICONDUCTOR CORP., 5555 Northeast Moore Ct., Hillsboro, Oregon 97124, U.S.A.  
Tel. (503) 268-8000; 1-800-LATTICE; FAX (503) 268-8037; http://www.latticesemi.com  
May 1999  
3256e_07  
1

与ISPLSI3256E-100LM相关器件

型号 品牌 获取价格 描述 数据表
ISPLSI3256E100LQ LATTICE

获取价格

In-System Programmable High Density PLD
ISPLSI3256E-100LQ LATTICE

获取价格

In-System Programmable High Density PLD
ISPLSI3256E100LQA LATTICE

获取价格

In-System Programmable High Density PLD
ISPLSI3256E70LB320 LATTICE

获取价格

In-System Programmable High Density PLD
ISPLSI3256E-70LB320 LATTICE

获取价格

In-System Programmable High Density PLD
ISPLSI3256E-70LM LATTICE

获取价格

EE PLD, 18ns, 256-Cell, CMOS, PQFP304, MQFP-304
ISPLSI3256E70LQ LATTICE

获取价格

In-System Programmable High Density PLD
ISPLSI3256E-70LQ LATTICE

获取价格

In-System Programmable High Density PLD
ISPLSI3256E70LQA LATTICE

获取价格

In-System Programmable High Density PLD
ISPLSI3256E-70LQA LATTICE

获取价格

EE PLD, 15ns, 256-Cell, CMOS, PQFP304, PLASTIC, QFP-304