5秒后页面跳转
IS61NP51218-133TQ PDF预览

IS61NP51218-133TQ

更新时间: 2024-11-10 22:28:51
品牌 Logo 应用领域
美国芯成 - ISSI 静态存储器
页数 文件大小 规格书
20页 158K
描述
256K x 32, 256K x 36 and 512K x 18 PIPELINE NO WAIT STATE BUS SRAM

IS61NP51218-133TQ 技术参数

是否无铅: 含铅是否Rohs认证: 不符合
生命周期:Obsolete零件包装代码:QFP
包装说明:TQFP-100针数:100
Reach Compliance Code:compliantECCN代码:3A991.B.2.A
HTS代码:8542.32.00.41风险等级:5.28
最长访问时间:4.2 ns其他特性:PIPELINED ARCHITECTURE
最大时钟频率 (fCLK):133 MHzI/O 类型:COMMON
JESD-30 代码:R-PQFP-G100JESD-609代码:e0
长度:20 mm内存密度:9437184 bit
内存集成电路类型:ZBT SRAM内存宽度:18
功能数量:1端子数量:100
字数:524288 words字数代码:512000
工作模式:SYNCHRONOUS最高工作温度:70 °C
最低工作温度:组织:512KX18
输出特性:3-STATE封装主体材料:PLASTIC/EPOXY
封装代码:LQFP封装等效代码:QFP100,.63X.87
封装形状:RECTANGULAR封装形式:FLATPACK, LOW PROFILE
并行/串行:PARALLEL峰值回流温度(摄氏度):240
电源:3.3 V认证状态:Not Qualified
座面最大高度:1.6 mm最大待机电流:0.015 A
最小待机电流:3.14 V子类别:SRAMs
最大压摆率:0.3 mA最大供电电压 (Vsup):3.465 V
最小供电电压 (Vsup):3.135 V标称供电电压 (Vsup):3.3 V
表面贴装:YES技术:CMOS
温度等级:COMMERCIAL端子面层:Tin/Lead (Sn/Pb)
端子形式:GULL WING端子节距:0.65 mm
端子位置:QUAD处于峰值回流温度下的最长时间:30
宽度:14 mm

IS61NP51218-133TQ 数据手册

 浏览型号IS61NP51218-133TQ的Datasheet PDF文件第2页浏览型号IS61NP51218-133TQ的Datasheet PDF文件第3页浏览型号IS61NP51218-133TQ的Datasheet PDF文件第4页浏览型号IS61NP51218-133TQ的Datasheet PDF文件第5页浏览型号IS61NP51218-133TQ的Datasheet PDF文件第6页浏览型号IS61NP51218-133TQ的Datasheet PDF文件第7页 
®
IS61NP25632 IS61NP25636 IS61NP51218  
IS61NLP25632 IS61NLP25636 IS61NLP51218 ISSI  
256K x 32, 256K x 36 and 512K x 18  
PIPELINE 'NO WAIT' STATE BUS SRAM  
PRELIMINARY INFORMATION  
APRIL 2001  
FEATURES  
DESCRIPTION  
The 8 Meg 'NP' product family feature high-speed,  
low-power synchronous static RAMs designed to provide  
a burstable, high-performance, 'no wait' state, device for  
network and communications customers. They are  
organized as 262,144 words by 32 bits, 262,144 words  
by 36 bits and 524,288 words by 18 bits, fabricated with  
ISSI's advanced CMOS technology.  
• 100 percent bus utilization  
• No wait cycles between Read and Write  
• Internal self-timed write cycle  
• Individual Byte Write Control  
• Single R/W (Read/Write) control pin  
• Clock controlled, registered address,  
data and control  
Incorporating a 'no wait' state feature, wait cycles are  
eliminated when the bus switches from read to write, or  
write to read. This device integrates a 2-bit burst counter,  
high-speed SRAM core, and high-drive capability outputs  
into a single monolithic circuit.  
• Interleaved or linear burst sequence control  
using MODE input  
• Three chip enables for simple depth expansion  
and address pipelining for TQFP  
Allsynchronousinputspassthroughregistersarecontrolled  
byapositive-edge-triggeredsingleclockinput.Operations  
may be suspended and all synchronous inputs ignored  
when Clock Enable, CKE is HIGH. In this state the internal  
device will hold their previous values.  
• Power Down mode  
• Common data inputs and data outputs  
CKE pin to enable clock and suspend operation  
• JEDEC 100-pin TQFP, 119 PBGA package  
• Single +3.3V power supply (± 5%)  
• NP Version: 3.3V I/O Supply Voltage  
• NLP Version: 2.5V I/O Supply Voltage  
• Industrialtemperatureavailable  
All Read, Write and Deselect cycles are initiated by the  
ADV input. When the ADV is HIGH the internal burst  
counter is incremented. New external addresses can be  
loaded when ADV is LOW.  
Write cycles are internally self-timed and are initiated by  
the rising edge of the clock inputs and when WE is LOW.  
Separate byte enables allow individual bytes to be written.  
A burst mode pin (MODE) defines the order of the burst  
sequence.WhentiedHIGH,theinterleavedburstsequence  
is selected. When tied LOW, the linear burst sequence is  
selected.  
FAST ACCESS TIME  
Symbol  
tKQ  
Parameter  
-133  
4.2  
-100  
5
Units  
ns  
Clock Access Time  
Cycle Time  
tKC  
7.5  
10  
ns  
Frequency  
133  
100  
MHz  
This document contains PRELIMINARY INFORMATION data. ISSI reserves the right to make changes to its products at any time without notice in order to improve design and supply the  
best possible product. We assume no responsibility for any errors which may appear in this publication. © Copyright 2001, Integrated Silicon Solution, Inc.  
Integrated Silicon Solution, Inc. — 1-800-379-4774  
PRELIMINARY INFORMATION Rev. 00E  
1
04/26/01  

与IS61NP51218-133TQ相关器件

型号 品牌 获取价格 描述 数据表
IS61NP51218-133TQI ISSI

获取价格

256K x 32, 256K x 36 and 512K x 18 PIPELINE NO WAIT STATE BUS SRAM
IS61NP51218-150B ISSI

获取价格

ZBT SRAM, 512KX18, 3.8ns, CMOS, PBGA119, PLASTIC, BGA-119
IS61NP51218-5B ISSI

获取价格

256K x 32, 256K x 36 and 512K x 18 PIPELINE NO WAIT STATE BUS SRAM
IS61NP51218-5BI ISSI

获取价格

256K x 32, 256K x 36 and 512K x 18 PIPELINE NO WAIT STATE BUS SRAM
IS61NP51218-5TQ ISSI

获取价格

256K x 32, 256K x 36 and 512K x 18 PIPELINE NO WAIT STATE BUS SRAM
IS61NP51218-5TQI ISSI

获取价格

256K x 32, 256K x 36 and 512K x 18 PIPELINE NO WAIT STATE BUS SRAM
IS61NSCS25672 ISSI

获取价格

RAM 256K x 72, 512K x 36 18Mb Synchronous SRAM
IS61NSCS25672-200B ISSI

获取价格

Standard SRAM, 256KX72, 3.1ns, CMOS, PBGA209, 14 X 22 MM, 1 MM PITCH, BGA-209
IS61NSCS25672-225B ISSI

获取价格

Standard SRAM, 256KX72, 2.6ns, CMOS, PBGA209, 14 X 22 MM, 1 MM PITCH, BGA-209
IS61NSCS25672-250B ISSI

获取价格

RAM 256K x 72, 512K x 36 18Mb Synchronous SRAM