5秒后页面跳转
CY7C144AV-20AC PDF预览

CY7C144AV-20AC

更新时间: 2024-01-31 11:36:05
品牌 Logo 应用领域
赛普拉斯 - CYPRESS 存储内存集成电路静态存储器
页数 文件大小 规格书
20页 546K
描述
3.3V 4K/8K/16K/32K x 8/9 Dual-Port Static RAM

CY7C144AV-20AC 技术参数

是否Rohs认证: 不符合生命周期:Obsolete
零件包装代码:LCC包装说明:PLASTIC, LCC-68
针数:68Reach Compliance Code:not_compliant
ECCN代码:EAR99HTS代码:8542.32.00.41
风险等级:5.71Is Samacsys:N
最长访问时间:20 nsI/O 类型:COMMON
JESD-30 代码:S-PQCC-J68JESD-609代码:e0
长度:24.2316 mm内存密度:65536 bit
内存集成电路类型:DUAL-PORT SRAM内存宽度:8
功能数量:1端口数量:2
端子数量:68字数:8192 words
字数代码:8000工作模式:ASYNCHRONOUS
最高工作温度:70 °C最低工作温度:
组织:8KX8输出特性:3-STATE
封装主体材料:PLASTIC/EPOXY封装代码:QCCJ
封装等效代码:LDCC68,1.0SQ封装形状:SQUARE
封装形式:CHIP CARRIER并行/串行:PARALLEL
峰值回流温度(摄氏度):NOT SPECIFIED电源:3.3 V
认证状态:Not Qualified座面最大高度:5.08 mm
最大待机电流:0.00005 A最小待机电流:2 V
子类别:SRAMs最大压摆率:0.175 mA
最大供电电压 (Vsup):3.6 V最小供电电压 (Vsup):3 V
标称供电电压 (Vsup):3.3 V表面贴装:YES
技术:CMOS温度等级:COMMERCIAL
端子面层:Tin/Lead (Sn/Pb)端子形式:J BEND
端子节距:1.27 mm端子位置:QUAD
处于峰值回流温度下的最长时间:NOT SPECIFIED宽度:24.2316 mm
Base Number Matches:1

CY7C144AV-20AC 数据手册

 浏览型号CY7C144AV-20AC的Datasheet PDF文件第2页浏览型号CY7C144AV-20AC的Datasheet PDF文件第3页浏览型号CY7C144AV-20AC的Datasheet PDF文件第4页浏览型号CY7C144AV-20AC的Datasheet PDF文件第6页浏览型号CY7C144AV-20AC的Datasheet PDF文件第7页浏览型号CY7C144AV-20AC的Datasheet PDF文件第8页 
CY7C138AV/144AV/006AV  
CY7C139AV/145AV/016AV  
CY7C007AV/017AV  
Pin Definitions  
Left Port  
CEL  
Right Port  
Description  
CER  
Chip Enable  
R/WL  
OEL  
R/WR  
OER  
Read/Write Enable  
Output Enable  
A0L–A14L  
I/O0L–I/O8L  
SEML  
INTL  
A0R–A14R  
Address (A0–A11 for 4K devices; A0–A12 for 8K devices; A0–A13 for 16K devices; A0–A14 for 32K)  
I/O0R–I/O8R Data Bus Input/Output (I/O0–I/O7 for x8 devices and I/O0–I/O8 for x9)  
SEMR  
INTR  
Semaphore Enable  
Interrupt Flag  
Busy Flag  
BUSYL  
M/S  
BUSYR  
Master or Slave Select  
Power  
VCC  
GND  
Ground  
NC  
No Connect  
or token, from one port to the other to indicate that a shared  
resource is in use. The semaphore logic is comprised of eight  
shared latches. Only one side can control the latch  
(semaphore) at any time. Control of a semaphore indicates  
that a shared resource is in use. An automatic power-down  
feature is controlled independently on each port by a Chip  
Select (CE) pin.  
Architecture  
The CY7C138AV/144AV/006AV/007AV and CY7C139AV/  
145AV/016AV/017AV consist of an array of 4K, 8K, 16K, and  
32K words of 8 and 9 bits each of dual-port RAM cells, I/O and  
address lines, and control signals (CE, OE, R/W). These  
control pins permit independent access for reads or writes to  
any location in memory. To handle simultaneous writes/reads  
to the same location, a BUSY pin is provided on each port. Two  
interrupt (INT) pins can be utilized for port-to-port communi-  
cation. Two semaphore (SEM) control pins are used for  
allocating shared resources. With the M/S pin, the device can  
function as a master (BUSY pins are outputs) or as a slave  
(BUSY pins are inputs). The device also has an automatic  
power-down feature controlled by CE. Each port is provided  
with its own output enable control (OE), which allows data to  
be read from the device.  
Read and Write Operations  
When writing data must be set up for a duration of tSD before  
the rising edge of R/W in order to guarantee a valid write. A  
write operation is controlled by either the R/W pin (see Write  
Cycle No. 1 waveform) or the CE pin (see Write Cycle No. 2  
waveform). Required inputs for non-contention operations are  
summarized in Table 1.  
If a location is being written to by one port and the opposite  
port attempts to read that location, a port-to-port flowthrough  
delay must occur before the data is read on the output;  
otherwise the data read is not deterministic. Data will be valid  
on the port tDDD after the data is presented on the other port.  
Functional Description  
The CY7C138AV/144AV/006AV/007AV and CY7C139AV/  
145AV/ 016AV/017AV are low-power CMOS 4K, 8K, 16K, and  
32K x8/9 dual-port static RAMs. Various arbitration schemes  
are included on the devices to handle situations when multiple  
processors access the same piece of data. Two ports are  
provided, permitting independent, asynchronous access for  
reads and writes to any location in memory. The devices can  
be utilized as standalone 8/9-bit dual-port static RAMs or  
multiple devices can be combined in order to function as a  
16/18-bit or wider master/slave dual-port static RAM. An M/S  
pin is provided for implementing 16/18-bit or wider memory  
applications without the need for separate master and slave  
devices or additional discrete logic. Application areas include  
interprocessor/multiprocessor designs, communications  
status buffering, and dual-port video/graphics memory.  
When reading the device, the user must assert both the OE  
and CE pins. Data will be available tACE after CE or tDOE after  
OE is asserted. If the user wishes to access a semaphore flag,  
then the SEM pin must be asserted instead of the CE pin and  
OE must also be asserted.  
Interrupts  
The upper two memory locations may be used for message  
passing. The highest memory location (FFF for the  
CY7C138AV/9AV, 1FFF for the CY7C144AV/5AV, 3FFF for the  
CY7C006AV/16AV, 7FFF for the CY7C007AV/17AV) is the  
mailbox for the right port and the second-highest memory  
location (FFE for the CY7C138AV/9AV, 1FFE for the  
CY7C144AV/5AV, 3FFE for the CY7C006AV/16AV, 7FFE for  
the CY7C007AV/17AV) is the mailbox for the left port. When  
one port writes to the other port’s mailbox, an interrupt is  
generated to the owner. The interrupt is reset when the owner  
reads the contents of the mailbox. The message is user  
defined.  
Each port has independent control pins: Chip Enable (CE),  
Read or Write Enable (R/W), and Output Enable (OE). Two  
flags are provided on each port (BUSY and INT). BUSY  
signals that the port is trying to access the same location  
currently being accessed by the other port. The Interrupt flag  
(INT) permits communication between ports or systems by  
means of a mail box. The semaphores are used to pass a flag,  
Each port can read the other port’s mailbox without resetting  
the interrupt. The active state of the busy signal (to a port)  
Document #: 38-06051 Rev. *C  
Page 5 of 20  

与CY7C144AV-20AC相关器件

型号 品牌 描述 获取价格 数据表
CY7C144AV-20JC CYPRESS 3.3V 4K/8K/16K/32K x 8/9 Dual-Port Static RAM

获取价格

CY7C144AV-25AC CYPRESS 3.3V 4K/8K/16K/32K x 8/9 Dual-Port Static RAM

获取价格

CY7C144AV-25AXC CYPRESS 3.3V 4K/8K/16K/32K x 8/9 Dual-Port Static RAM

获取价格

CY7C144AV-25JC CYPRESS 3.3V 4K/8K/16K/32K x 8/9 Dual-Port Static RAM

获取价格

CY7C144AV-25JXC CYPRESS 3.3V 4K/8K/16K/32K x 8/9 Dual-Port Static RAM

获取价格

CY7C144E-55AXC CYPRESS Dual-Port SRAM, 8KX8, 55ns, CMOS, PQFP64, TQFP-64

获取价格