5秒后页面跳转
CDC5801ADBQ PDF预览

CDC5801ADBQ

更新时间: 2024-11-17 12:54:03
品牌 Logo 应用领域
德州仪器 - TI 时钟驱动器逻辑集成电路光电二极管
页数 文件大小 规格书
18页 626K
描述
LOW JITTER CLOCK MULTIPLIER AND DIVIDER WITH PROGRAMMABLE DELAY

CDC5801ADBQ 技术参数

是否Rohs认证: 不符合生命周期:Active
零件包装代码:SSOP包装说明:SSOP,
针数:24Reach Compliance Code:compliant
ECCN代码:EAR99HTS代码:8542.39.00.01
Factory Lead Time:1 week风险等级:1.11
系列:CDC输入调节:STANDARD
JESD-30 代码:R-PDSO-G24JESD-609代码:e4
长度:8.65 mm逻辑集成电路类型:PLL BASED CLOCK DRIVER
湿度敏感等级:2功能数量:1
反相输出次数:1端子数量:24
实输出次数:1最高工作温度:85 °C
最低工作温度:-40 °C输出特性:3-STATE
封装主体材料:PLASTIC/EPOXY封装代码:SSOP
封装形状:RECTANGULAR封装形式:SMALL OUTLINE, SHRINK PITCH
包装方法:TUBE峰值回流温度(摄氏度):260
认证状态:Not Qualified座面最大高度:1.75 mm
最大供电电压 (Vsup):3.6 V最小供电电压 (Vsup):3 V
标称供电电压 (Vsup):3.3 V表面贴装:YES
温度等级:INDUSTRIAL端子面层:Nickel/Palladium/Gold (Ni/Pd/Au)
端子形式:GULL WING端子节距:0.64 mm
端子位置:DUAL处于峰值回流温度下的最长时间:NOT SPECIFIED
宽度:3.9 mm最小 fmax:62.5 MHz
Base Number Matches:1

CDC5801ADBQ 数据手册

 浏览型号CDC5801ADBQ的Datasheet PDF文件第2页浏览型号CDC5801ADBQ的Datasheet PDF文件第3页浏览型号CDC5801ADBQ的Datasheet PDF文件第4页浏览型号CDC5801ADBQ的Datasheet PDF文件第5页浏览型号CDC5801ADBQ的Datasheet PDF文件第6页浏览型号CDC5801ADBQ的Datasheet PDF文件第7页 
ꢀ ꢁꢀ ꢂꢃ ꢄꢅ ꢆ  
ꢇ ꢈꢉ ꢊ ꢋꢌ ꢌ ꢍꢎ ꢀꢇ ꢈ ꢀꢏ ꢐ ꢑꢇꢌ ꢋꢒ ꢇꢋ ꢍꢎ ꢆꢓꢁ ꢁꢋ ꢔꢋꢁꢍ ꢎ ꢉꢋ ꢌꢕ  
ꢒꢎꢈ ꢖ ꢎꢆꢐ ꢐ ꢆꢗꢇ ꢍ ꢁꢍꢇ ꢆꢘ ꢆꢓꢁ ꢒꢕꢆ ꢙꢍ ꢆꢇꢋ ꢖ ꢓ ꢐ ꢍꢓ ꢌ  
SCAS813A − AUGUST 2005 − REVISED DECEMBER 2005  
D
Low Jitter Clock Multiplier by x4, x6, x8.  
Input Frequency Range (19 MHz to  
125 MHz). Supports Output Frequency  
From 150 MHz to 500 MHz  
D
D
D
Applications: Video Graphics, Gaming  
Products, Datacom, Telecom  
Accepts LVCMOS, LVTTL Inputs for  
REFCLK Terminal  
D
D
Fail-Safe Power Up Initialization  
Accepts Other Single-Ended Signal Levels  
at REFCLK Terminal by Programming  
Low Jitter Clock Divider by /2, /3, /4. Input  
Frequency Range (50 MHz to 125 MHz).  
Supports Ranges of Output Frequency  
From 12.5 MHz to 62.5 MHz  
Proper V REF Voltage Level (For  
DD  
Example, HSTL 1.5 if V REF = 1.6 V)  
DD  
D
Supports Industrial Temperature Range of  
°
°
−40 C to 85 C  
D
D
D
D
D
D
D
D
2.6 mUI Programmable Bidirectional Delay  
Steps  
DBQ PACKAGE  
(TOP VIEW)  
Typical 8-ps Phase Jitter (12 kHz to 20 MHz)  
at 500 MHz  
Typical 2.1-ps RMS Period Jitter (Entire  
Frequency Band) at 500 MHz  
V
REF  
P0  
P1  
V
1
24  
23  
22  
21  
20  
19  
18  
17  
16  
15  
14  
DD  
REFCLK  
2
V
P
O
3
One Single-Ended Input and One  
Differential Output Pair  
DD  
DD  
GNDP  
GND  
GNDO  
CLKOUT  
NC  
4
5
Output Can Drive LVPECL, LVDS, and  
LVTTL  
LEADLAG  
DLYCTRL  
GNDPA  
6
CLKOUTB  
GNDO  
7
Three Power Operating Modes to Minimize  
Power  
8
V
V
PA  
V
O
9
DD  
DD  
Low Power Consumption (Typical 200 mW  
at 500 MHz)  
PD  
MULT0/DIV0  
MULT1/DIV1  
10  
11  
DD  
STOPB  
Packaged in a Shrink Small-Outline  
Package (DBQ)  
PWRDNB 12  
13 P2  
NC − No internal connection  
D
No External Components Required for PLL  
D
Spread Spectrum Clock Tracking Ability to  
Reduce EMI  
description  
The CDC5801A device provides clock multiplication and division from a single-ended reference clock  
(REFCLK) to a differential output pair (CLKOUT/CLKOUTB). The multiply and divide terminals (MULT/DIV0:1)  
provide selection for frequency multiplication and division ratios, generating CLKOUT/CLOUTKB frequencies  
ranging from 12.5 MHz to 500 MHz with a clock input reference (REFCLK) ranging from 19 MHz to 125 MHz.  
See Table 1 and Table 2 for detail frequency support.  
The implemented phase aligner provides the possibility to phase align (zero delay) between  
CLKOUT/CLKOUTB and REFCLK or any other CLK in the system by feeding the clocks that need to be aligned  
to the DLYCTRL and the LEADLAG terminals.  
The phase aligner also allows the user to delay or advance the CLKOUT/CLKOUTB with steps of 2.6 mUI (unit  
interval). For every rising edge on the DLYCTRL terminal, the output clocks are delayed by 2.6-mUI step size  
as long as there is low on the LEADLAG terminal. Similarly, for every rising edge on the DLYCTRL terminal, the  
output clocks are advanced by 2.6-mUI step size as long as there is high on the LEADLAG terminal. The  
CDC5801A has a fail-safe power up initialization state-machine which supports proper operation under all  
power up conditions. As the phase between REFCLK and CLKOUT/CLKOUTB is random after power up, the  
application may implement a self calibration routine at power up to produce a certain phase start position, before  
programming a fixed delay with the clock on the DLYCTRL terminal.  
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of  
Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.  
ꢌꢥ  
Copyright 2005, Texas Instruments Incorporated  
ꢡ ꢥ ꢢ ꢡꢚ ꢛꢯ ꢝꢜ ꢠ ꢨꢨ ꢦꢠ ꢞ ꢠ ꢟ ꢥ ꢡ ꢥ ꢞ ꢢ ꢪ  
1
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  

CDC5801ADBQ 替代型号

型号 品牌 替代类型 描述 数据表
CDC5801ADBQG4 TI

完全替代

Low Jitter Clock Multiplier & Divider w/Programmable Delay & Phase Alignme
CDC5801ADBQR TI

完全替代

LOW JITTER CLOCK MULTIPLIER AND DIVIDER WITH PROGRAMMABLE DELAY

与CDC5801ADBQ相关器件

型号 品牌 获取价格 描述 数据表
CDC5801ADBQG4 TI

获取价格

Low Jitter Clock Multiplier & Divider w/Programmable Delay & Phase Alignme
CDC5801ADBQR TI

获取价格

LOW JITTER CLOCK MULTIPLIER AND DIVIDER WITH PROGRAMMABLE DELAY
CDC5806 TI

获取价格

THREE PLLs BASED CLOCK GENERATOR FOR DIGITAL TV APPLICATIONS
CDC5806PWG4 TI

获取价格

6 Output PLL Frequency Generator 20-TSSOP -40 to 85
CDC582 TI

获取价格

3.3-V PHASE-LOCK LOOP CLOCK DRIVER WITH DIFFERENTIAL LVPECL CLOCK INPUTS
CDC582PAH TI

获取价格

3.3-V PHASE-LOCK LOOP CLOCK DRIVER WITH DIFFERENTIAL LVPECL CLOCK INPUTS
CDC586 TI

获取价格

3.3-V PHASE-LOCK-LOOP CLOCK DRIVER WITH 3-STATE OUTPUTS
CDC586PAH TI

获取价格

3.3-V PHASE-LOCK-LOOP CLOCK DRIVER WITH 3-STATE OUTPUTS
CDC586PAHR TI

获取价格

3.3V PLL Clock Driver with 1/2x, 1x and 2x Frequency Options 52-TQFP
CDC586PAHRG4 TI

获取价格

3.3V PLL Clock Driver with 1/2x, 1x and 2x Frequency Options 52-TQFP