5秒后页面跳转
74AUP2G17GN,132 PDF预览

74AUP2G17GN,132

更新时间: 2024-11-11 14:47:03
品牌 Logo 应用领域
恩智浦 - NXP /
页数 文件大小 规格书
21页 211K
描述
74AUP2G17 - Low-power dual Schmitt trigger SON 6-Pin

74AUP2G17GN,132 技术参数

Source Url Status Check Date:2013-06-14 00:00:00是否Rohs认证: 符合
生命周期:Transferred零件包装代码:SON
包装说明:0.90 X 1 MM, 0.35 MM HEIGHT, SOT-1115, SON-6针数:6
Reach Compliance Code:compliant风险等级:5.78
Base Number Matches:1

74AUP2G17GN,132 数据手册

 浏览型号74AUP2G17GN,132的Datasheet PDF文件第2页浏览型号74AUP2G17GN,132的Datasheet PDF文件第3页浏览型号74AUP2G17GN,132的Datasheet PDF文件第4页浏览型号74AUP2G17GN,132的Datasheet PDF文件第5页浏览型号74AUP2G17GN,132的Datasheet PDF文件第6页浏览型号74AUP2G17GN,132的Datasheet PDF文件第7页 
74AUP2G17  
Low-power dual Schmitt trigger  
Rev. 6 — 4 December 2012  
Product data sheet  
1. General description  
The 74AUP2G17 provides two Schmitt trigger buffers. It is capable of transforming slowly  
changing input signals into sharply defined, jitter-free output signals.  
This device ensures a very low static and dynamic power consumption across the entire  
VCC range from 0.8 V to 3.6 V.  
This device is fully specified for partial power-down applications using IOFF  
.
The IOFF circuitry disables the output, preventing the damaging backflow current through  
the device when it is powered down.  
The inputs switch at different points for positive and negative-going signals. The difference  
between the positive voltage VT+ and the negative voltage VTis defined as the input  
hysteresis voltage VH.  
2. Features and benefits  
Wide supply voltage range from 0.8 V to 3.6 V  
High noise immunity  
ESD protection:  
HBM JESD22-A114F Class 3A exceeds 5000 V  
MM JESD22-A115-A exceeds 200 V  
CDM JESD22-C101E exceeds 1000 V  
Low static power consumption; ICC = 0.9 A (maximum)  
Latch-up performance exceeds 100 mA per JESD 78 Class II  
Inputs accept voltages up to 3.6 V  
Low noise overshoot and undershoot < 10 % of VCC  
IOFF circuitry provides partial Power-down mode operation  
Multiple package options  
Specified from 40 C to +85 C and 40 C to +125 C  
 
 

与74AUP2G17GN,132相关器件

型号 品牌 获取价格 描述 数据表
74AUP2G17GS NEXPERIA

获取价格

Low-power dual Schmitt triggerProduction
74AUP2G17GW NXP

获取价格

Low-power dual Schmitt trigger
74AUP2G17GW NEXPERIA

获取价格

Low-power dual Schmitt triggerProduction
74AUP2G17GW,125 NXP

获取价格

74AUP2G17 - Low-power dual Schmitt trigger TSSOP 6-Pin
74AUP2G17GW-G NXP

获取价格

暂无描述
74AUP2G240 NXP

获取价格

Low-power dual inverting buffer/line driver; 3-state
74AUP2G240DC NXP

获取价格

Low-power dual inverting buffer/line driver; 3-state
74AUP2G240DC NEXPERIA

获取价格

Low-power dual inverting buffer/line driver; 3-stateProduction
74AUP2G240DC-G NXP

获取价格

IC AUP/ULP/V SERIES, DUAL 1-BIT DRIVER, INVERTED OUTPUT, PDSO8, 2.30 MM, PLASTIC, MO-187,
74AUP2G240GD NXP

获取价格

Low-power dual inverting buffer/line driver; 3-state