5秒后页面跳转
74ACT109PC PDF预览

74ACT109PC

更新时间: 2024-09-16 20:12:35
品牌 Logo 应用领域
德州仪器 - TI 光电二极管输出元件逻辑集成电路触发器
页数 文件大小 规格书
10页 183K
描述
ACT SERIES, DUAL POSITIVE EDGE TRIGGERED J-KBAR FLIP-FLOP, COMPLEMENTARY OUTPUT, PDIP16, PLASTIC, DIP-16

74ACT109PC 技术参数

是否Rohs认证: 不符合生命周期:Transferred
包装说明:DIP, DIP16,.3Reach Compliance Code:unknown
HTS代码:8542.39.00.01风险等级:5.67
系列:ACTJESD-30 代码:R-PDIP-T16
JESD-609代码:e0长度:19.305 mm
负载电容(CL):50 pF逻辑集成电路类型:J-KBAR FLIP-FLOP
最大频率@ Nom-Sup:125000000 Hz最大I(ol):0.024 A
位数:2功能数量:2
端子数量:16最高工作温度:85 °C
最低工作温度:-40 °C输出极性:COMPLEMENTARY
封装主体材料:PLASTIC/EPOXY封装代码:DIP
封装等效代码:DIP16,.3封装形状:RECTANGULAR
封装形式:IN-LINE电源:5 V
传播延迟(tpd):11.5 ns认证状态:Not Qualified
座面最大高度:5.08 mm子类别:FF/Latches
最大供电电压 (Vsup):5.5 V最小供电电压 (Vsup):4.5 V
标称供电电压 (Vsup):5 V表面贴装:NO
技术:CMOS温度等级:INDUSTRIAL
端子面层:Tin/Lead (Sn/Pb)端子形式:THROUGH-HOLE
端子节距:2.54 mm端子位置:DUAL
触发器类型:POSITIVE EDGE宽度:7.62 mm
最小 fmax:125 MHzBase Number Matches:1

74ACT109PC 数据手册

 浏览型号74ACT109PC的Datasheet PDF文件第2页浏览型号74ACT109PC的Datasheet PDF文件第3页浏览型号74ACT109PC的Datasheet PDF文件第4页浏览型号74ACT109PC的Datasheet PDF文件第5页浏览型号74ACT109PC的Datasheet PDF文件第6页浏览型号74ACT109PC的Datasheet PDF文件第7页 
February 1993  
54AC/74AC109 54ACT/74ACT109  
#
Dual JK Positive Edge-Triggered Flip-Flop  
General Description  
The ’AC/’ACT109 consists of two high-speed completely  
independent transition clocked JK flip-flops. The clocking  
operation is independent of rise and fall times of the clock  
waveform. The JK design allows operation as a D flip-flop  
(refer to ’AC/’ACT74 data sheet) by connecting the J and K  
inputs together.  
Clear and Set are independent of clock  
Simultaneous LOW on C and S makes both Q and Q  
HIGH  
D
D
Features  
Y
CC  
I
reduced by 50%  
Asynchronous Inputs:  
Y
Y
Y
Outputs source/sink 24 mA  
LOW input to S (Set) sets Q to HIGH level  
D
’ACT109 has TTL-compatible inputs  
Standard Military Drawing (SMD)  
Ð ’AC109: 5962-89551  
LOW input to C (Clear) sets Q to LOW level  
D
Ð ’ACT109: 5962-88534  
Logic Symbols  
Connection Diagrams  
Pin Assignment  
for DIP, Flatpak and SOIC  
TL/F/9923–1  
TL/F/9923–2  
IEEE/IEC  
TL/F/9923–3  
Pin Assignment  
for LCC  
TL/F/9923–7  
Pin Names  
Description  
Data Inputs  
J , J , K , K  
1
1
2
2
TL/F/9923–4  
CP , CP  
1
Clock Pulse Inputs  
Direct Clear Inputs  
Direct Set Inputs  
Outputs  
2
C
, C  
D1 D2  
S
, S  
D1 D2  
Q , Q , Q , Q  
2
1
2
1
FACTTM is a trademark of National Semiconductor Corporation.  
C
1995 National Semiconductor Corporation  
TL/F/9923  
RRD-B30M75/Printed in U. S. A.  

与74ACT109PC相关器件

型号 品牌 获取价格 描述 数据表
74ACT109PCQR ETC

获取价格

J-K-Type Flip-Flop
74ACT109PCX FAIRCHILD

获取价格

J-Kbar Flip-Flop, ACT Series, 2-Func, Positive Edge Triggered, 2-Bit, Complementary Output
74ACT109SC FAIRCHILD

获取价格

Dual JK Positive Edge-Triggered Flip-Flop
74ACT109SC ROCHESTER

获取价格

J-Kbar Flip-Flop, ACT Series, 2-Func, Positive Edge Triggered, 2-Bit, Complementary Output
74ACT109SCQR ETC

获取价格

J-K-Type Flip-Flop
74ACT109SCTR FAIRCHILD

获取价格

J-Kbar Flip-Flop, ACT Series, 2-Func, Positive Edge Triggered, 2-Bit, Complementary Output
74ACT109SCX FAIRCHILD

获取价格

J-K-Type Flip-Flop
74ACT109SCX ROCHESTER

获取价格

J-Kbar Flip-Flop, ACT Series, 2-Func, Positive Edge Triggered, 2-Bit, Complementary Output
74ACT109SCX_NL FAIRCHILD

获取价格

J-Kbar Flip-Flop, ACT Series, 2-Func, Positive Edge Triggered, 2-Bit, Complementary Output
74ACT109SCXR FAIRCHILD

获取价格

J-Kbar Flip-Flop, ACT Series, 2-Func, Positive Edge Triggered, 2-Bit, Complementary Output